212
CHAPTER 9 12-BIT PPG TIMER
■
Block Diagram of Circuitry Terminating at the Pin Associated with the 12-bit PPG
Timer
Figure 9.3-1 Block Diagram of Circuitry Terminating at the P37/BZ/PPG Pin
Notes:
• If the ON setting of the pull-up resistor is selected by the pull-up setting register, the pin state will be
the "H" level (pull-up state) in stop mode (SPL = 1).
• Because buzzer outputs to the P37/BZ/PPG pin precede 12-bit PPG outputs to this pin, if the pin is
used as the PPG pin, turn the buzzer outputs off and set the RCEN bit such that PPG outputs are
enabled.
DDR
P-ch
N-ch
PDR
PUL
P37/BZ/PPG
Inter
nal data b
u
s
PDR read
PDR read
(when read-modify-write is
performed)
Output latch
PDR write
DDR write
PUL read
PUL write
Output from
peripheral
Output
enabl
from
peripheral
Stop mode (SPL = 1)
Pull-up resistor
Pin
Stop mode (SPL = 1)
Содержание F2MC-8L F202RA
Страница 2: ......
Страница 4: ......
Страница 32: ...16 CHAPTER 1 OVERVIEW ...
Страница 90: ...74 CHAPTER 3 CPU ...
Страница 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Страница 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Страница 174: ...158 CHAPTER 7 8 BIT PWM TIMER User processing POPW A XCHW A T Restoring A and T POPW A RETI ENDS ...
Страница 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Страница 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Страница 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Страница 258: ...242 CHAPTER 10 EXTERNAL INTERRUPT CIRCUIT 1 EDGE PUSHW A User processing POPW A XCHW A T POPW A RETI ENDS END ...
Страница 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Страница 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Страница 371: ...355 CHAPTER 16 WILD REGISTER FUNCTION 16 3 5 Data Test Set Register WROR A test register Do not access this register ...
Страница 390: ...374 CHAPTER 17 FLASH MEMORY ...
Страница 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 434: ...418 INDEX ...
Страница 436: ......