402
APPENDIX E Pin State of the MB89202/F202RA Series
APPENDIX E
Pin State of the MB89202/F202RA Series
Table E-1 describes the pin states in each operation mode of the MB89202/F202RA
series.
■
Pin States in Each Operation Mode
Table E-1 Pin States in Each Operation Mode
Pin name
In normal operation
mode
In sleep
mode
In stop mode
(SPL = 0)
In stop mode
(SPL = 1)
During a reset
X0
Oscillation input
Oscillation
input
Hi-Z
Hi-Z
Oscillation
input
X1
Oscillation output
Oscillation
output
"H" output
"H" output
Oscillation
output
P00/INT20/AN4
to
P07/INT27
Port I/O or resource
I/O
Hold
Hold
Hi-Z
*1,*2
Hi-Z
P30/UCK/SCK
to
P37/BZ/PPG
Port I/O or resource
I/O
Hold
Hold
Hi-Z
*1,*2
Hi-Z
P40/AN0
to
P43/AN3
Port I/O or resource
I/O
Hold
Hold
Hi-Z
*2
Hi-Z
P50/PWM
Port I/O or resource
I/O
Hold
Hold
Hi-Z
*2
Hi-Z
P60, P61
Port I/O
Hold
Hold
Hi-Z
*2
Hi-Z
P70 to P72
Port I/O
Hold
Hold
Hi-Z
*2
Hi-Z
*1:
For port input and peripheral input, the internal input level is fixed to prevent them from generating a leak via the
input open. However, if external interrupts are allowed for P00 to P07 and P34 to P36, only the external interrupts
are available as their inputs.
*2:
The pins, for which pull-up is selected by the option setting, enter the pull-up state.
Hi-Z: Indicates high impedance.
Hold: The pins, for which output is set, maintain the pin state (level) just before the mode transition.
SPL: Pin state spacification bit of the standby control register (STBC)
Содержание F2MC-8L F202RA
Страница 2: ......
Страница 4: ......
Страница 32: ...16 CHAPTER 1 OVERVIEW ...
Страница 90: ...74 CHAPTER 3 CPU ...
Страница 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Страница 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Страница 174: ...158 CHAPTER 7 8 BIT PWM TIMER User processing POPW A XCHW A T Restoring A and T POPW A RETI ENDS ...
Страница 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Страница 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Страница 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Страница 258: ...242 CHAPTER 10 EXTERNAL INTERRUPT CIRCUIT 1 EDGE PUSHW A User processing POPW A XCHW A T POPW A RETI ENDS END ...
Страница 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Страница 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Страница 371: ...355 CHAPTER 16 WILD REGISTER FUNCTION 16 3 5 Data Test Set Register WROR A test register Do not access this register ...
Страница 390: ...374 CHAPTER 17 FLASH MEMORY ...
Страница 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 434: ...418 INDEX ...
Страница 436: ......