305
CHAPTER 13 UART
■
Theory of Operation for Operating Mode 0, 1, 2, and 3
In operating mode 0, 1, 2, or 3, UART operates as a general serial communication function. Figure 13.6-2
shows the settings required in UART operating mode 0, 1, 2, or 3.
Figure 13.6-2 Operating Mode 0, 1, 2, or 3
b
it7
b
it6
b
it5
b
it4
b
it
3
b
it2
b
it1
b
it0
S
MC
PEN
S
BL
MC1
MC0
S
MDE
S
CKE
S
OE
S
RC
CR
C
S
1
C
S
0
RC2
RC1
RC0
SS
D
RDRF
ORFE
TDRE
TIE
RIE
TD
8
/TP RD
8
/RP
S
IDR
S
ODR
DDR
3
SS
EL
SS
EL
0
0
S
tore
s
received d
a
t
a
.
Write
s
d
a
t
a
to
b
e tr
a
n
s
mitted.
: U
s
ed
b
it
:
S
et "0"
*
: For MC1
a
nd MC0,
s
et 00
B
in mode 0, 01
B
in mode 1, 10
B
in mode 2,
a
nd 11
B
in
mode
3
.
*
*
*
*
Содержание F2MC-8L F202RA
Страница 2: ......
Страница 4: ......
Страница 32: ...16 CHAPTER 1 OVERVIEW ...
Страница 90: ...74 CHAPTER 3 CPU ...
Страница 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Страница 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Страница 174: ...158 CHAPTER 7 8 BIT PWM TIMER User processing POPW A XCHW A T Restoring A and T POPW A RETI ENDS ...
Страница 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Страница 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Страница 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Страница 258: ...242 CHAPTER 10 EXTERNAL INTERRUPT CIRCUIT 1 EDGE PUSHW A User processing POPW A XCHW A T POPW A RETI ENDS END ...
Страница 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Страница 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Страница 371: ...355 CHAPTER 16 WILD REGISTER FUNCTION 16 3 5 Data Test Set Register WROR A test register Do not access this register ...
Страница 390: ...374 CHAPTER 17 FLASH MEMORY ...
Страница 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 434: ...418 INDEX ...
Страница 436: ......