324
CHAPTER 14 8-BIT SERIAL I/O
14.5
Interrupt of 8-Bit Serial I/O
An 8-bit serial I/O interrupt is caused by completion of 8-bit serial data I/O.
■
Interrupt at Serial I/O Operation
In the 8-bit serial I/O, serial output operation and serial input operation are performed at the same time.
When serial I/O transfer is started, the values in the serial data register (SDR) are input and output on a per
bit basis in synchronization with the set shift clock cycle. When the shift clock of the 8th bit rises, the
interrupt request flag bit (SMR: SIOF) is set to "1".
In this case, when the interrupt request output allowance bit is allowed (SMR: SIOE = 1), the interrupt
request (IRQC) for CPU interrupt occurs.
Write "0" to the SIOF bit with the interrupt processing routine and clear the interrupt request. When 8-bit
serial output is completed, the SIOF bit is set irrespective of the SIOE bit value.
If serial I/O transfer stop (SMR: SST = 0) and serial data transfer termination take place at the same time
during serial I/O operation, the interrupt request flag bit (SMR: SIOF = 1). If the SIOE bit is allowed (0
→
1), however, the interrupt request occurs immediately.
■
8-bit Serial I/O Interrupt Register and Vector Table
For interrupt operation, see Section "3.4.2 Steps in the Interrupt Operation ".
Table 14.5-1 8-bit Serial I/O Interrupt Register and Vector Table
Interrupt name
Interrupt level setting register
Vector table address
Register
Setting bit
Higher
Lower
IRQC
ILR4 (007E
H
)
LC1 (bit1)
LC0 (bit0)
FFE2
H
FFE3
H
Содержание F2MC-8L F202RA
Страница 2: ......
Страница 4: ......
Страница 32: ...16 CHAPTER 1 OVERVIEW ...
Страница 90: ...74 CHAPTER 3 CPU ...
Страница 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Страница 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Страница 174: ...158 CHAPTER 7 8 BIT PWM TIMER User processing POPW A XCHW A T Restoring A and T POPW A RETI ENDS ...
Страница 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Страница 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Страница 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Страница 258: ...242 CHAPTER 10 EXTERNAL INTERRUPT CIRCUIT 1 EDGE PUSHW A User processing POPW A XCHW A T POPW A RETI ENDS END ...
Страница 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Страница 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Страница 371: ...355 CHAPTER 16 WILD REGISTER FUNCTION 16 3 5 Data Test Set Register WROR A test register Do not access this register ...
Страница 390: ...374 CHAPTER 17 FLASH MEMORY ...
Страница 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 434: ...418 INDEX ...
Страница 436: ......