407
INDEX
Command Sequence
Command Sequence Table
................................ 361
COMR
PWM Compare Register (COMR)
..................... 145
Condition Code Register
Configuration of the Condition Code Register (CCR)
............................................................ 29
Configuration
Configuration of Memory Space
.......................... 22
Configuration of the Condition Code Register (CCR)
............................................................ 29
Configuration of the General-purpose Registers
............................................................ 32
Configuration of the Interrupt Level Setting Registers
(ILR1 to ILR4)
..................................... 36
Configuration of the Register Bank Pointer (RP)
............................................................ 31
Configuration of the Reset Flag Register (RSFR)
............................................................ 45
Configuration of the System Clock Control Register
(SYCC)
................................................ 56
Dedicated Register Configuration
........................ 27
Controlling Acceptance
Bits for Controlling Acceptance of Interrupts
............................................................ 30
Counter
Counter Function
............................................. 165
Counter Function Operation
.............................. 189
Program Example of Counter Function
.............. 202
CPU Reads
States of Pins after the CPU Reads the Mode Data
............................................................ 50
D
Data Setting Register
Data Setting Register (WRDR)
.......................... 351
DDR
Registers of Port 4
.............................................. 91
Registers of Port 5
.............................................. 95
Registers PDR0, DDR0, and PUL0 of Port 0
........ 79
Registers PDR3, DDR3, and PUL3 of Port 3
........ 85
Registers PDR6, DDR6, and PUL6 of Port 6
...... 102
Registers PDR7, DDR7, and PUL7 of Port 7
...... 108
Detailed Explanation
Detailed Explanation of Flash Memory Write/Erase
.......................................................... 367
Diagram
Diagram for State Transition in Standby Mode
............................................................ 68
DIP-32P-M06
Package Dimension of DIP-32P-M06
.................. 10
Pin Assignment of DIP-32P-M06
.......................... 8
E
EIC
External Interrupt Control Register 1 (EIC1)
..........................................................232
External Interrupt Control Register 2 (EIC2)
..........................................................235
EIE
External Interrupt Circuit 2 Control Register (EIE2)
..........................................................250
EIF
External Interrupt 2 Flag Register (EIF2)
............252
Erase
Automatic Write/Erase
......................364, 365, 366
Detailed Explanation of Flash Memory Write/Erase
..........................................................367
Erasing
Automatic Erasing
............................................363
Erasing All Data (Erasing Chips)
.......................371
Writing to/Erasing Flash Memory
......................358
Erasing All Data
Erasing All Data (Erasing Chips)
.......................371
Erasing Chips
Erasing All Data (Erasing Chips)
.......................371
Evaluation Chip
Programming EPROM with Evaluation Chip
..........................................................401
Example
Example of Operations of 12-bit PPG Timer Functions
..........................................................219
Exercise Caution
Exercise Caution when Changing Edge Polarity
Selection
.............................................238
Explanation
Explanation on Addressing
................................383
Explanation on the Codes Representing Instructions
..........................................................381
Explanation on the Items of Instructions’List
..........................................................382
External Interrupt
Association between the Interrupt Enable Bits for
External Interrupt Circuit 2 and the External
Interrupt Pins
.......................................248
Block Diagram of Circuitry Terminating at the Pins
Associated with External Interrupt Circuit 1
..........................................................230
Block Diagram of Circuitry Terminating at the Pins
Associated with External Interrupt Circuit 2
..........................................................247
Block Diagram of External Interrupt Circuit 1
..........................................................227
Block Diagram of External Interrupt Circuit 2
..........................................................245
Functions of External Interrupt Circuit 1
.............226
Содержание F2MC-8L F202RA
Страница 2: ......
Страница 4: ......
Страница 32: ...16 CHAPTER 1 OVERVIEW ...
Страница 90: ...74 CHAPTER 3 CPU ...
Страница 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Страница 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Страница 174: ...158 CHAPTER 7 8 BIT PWM TIMER User processing POPW A XCHW A T Restoring A and T POPW A RETI ENDS ...
Страница 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Страница 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Страница 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Страница 258: ...242 CHAPTER 10 EXTERNAL INTERRUPT CIRCUIT 1 EDGE PUSHW A User processing POPW A XCHW A T POPW A RETI ENDS END ...
Страница 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Страница 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Страница 371: ...355 CHAPTER 16 WILD REGISTER FUNCTION 16 3 5 Data Test Set Register WROR A test register Do not access this register ...
Страница 390: ...374 CHAPTER 17 FLASH MEMORY ...
Страница 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 434: ...418 INDEX ...
Страница 436: ......