APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C17M12/M13 TECHNICAL MANUAL
Seiko Epson Corporation
AP-A-3
(Rev. 1.2)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x408c ITCLV6
(ITC Interrupt Level
Setup Register 6)
15–11 –
0x00
–
R
–
10–8 ILV13[2:0]
0x0
H0
R/W IR remote controller interrupt
(ILVREMC2_0)
7–3 –
0x00
–
R
–
2–0 ILV12[2:0]
0x0
H0
R/W 16-bit timer Ch.3 interrupt
(ILVT16_3)
0x408e ITCLV7
(ITC Interrupt Level
Setup Register 7)
15–11 –
0x00
–
R
–
10–8 ILV15[2:0]
0x0
H0
R/W Seven-segment LED
controller interrupt (ILVLEDC)
7–3 –
0x00
–
R
–
2–0 ILV14[2:0]
0x0
H0
R/W 12-bit A/D converter
interrupt (ILVADC12_0)
0x4090 ITCLV8
(ITC Interrupt Level
Setup Register 8)
15–8 –
0x00
–
R
–
7–3 –
0x00
–
R
–
2–0 ILV16[2:0]
0x0
H0
R/W Synchronous serial interface
Ch.1 interrupt (ILVSPIA_1)
0x40a0–0x40a4
Watchdog Timer (WDT2)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x40a0 WDTCLK
(WDT2 Clock Control
Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/WP
7–6 –
0x0
–
R
5–4 CLKDIV[1:0]
0x0
H0
R/WP
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/WP
0x40a2 WDTCTL
(WDT2 Control
Register)
15–11 –
0x00
–
R
–
10–9 MOD[1:0]
0x0
H0
R/WP
8
STATNMI
0
H0
R
7–5 –
0x0
–
R
4
WDTCNTRST
0
H0
WP
Always read as 0.
3–0 WDTRUN[3:0]
0xa
H0
R/WP –
0x40a4 WDTCMP
(WDT2 Counter Com-
pare Match Register)
15–10 –
0x00
–
R
–
9–0 CMP[9:0]
0x3ff
H0
R/WP
0x4100–0x4106
Supply Voltage Detector (SVD3)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x4100 SVDCLK
(SVD3 Clock Control
Register)
15–9 –
0x00
–
R
–
8
DBRUN
1
H0
R/WP
7
–
0
–
R
6–4 CLKDIV[2:0]
0x0
H0
R/WP
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/WP
0x4102 SVDCTL
(SVD3 Control
Register)
15 VDSEL
0
H1
R/WP –
14–13 SVDSC[1:0]
0x0
H0
R/WP Writing takes effect when the
SVDCTL.SVDMD[1:0] bits
are not 0x0.
12–8 SVDC[4:0]
0x1e
H1
R/WP –
7–4 SVDRE[3:0]
0x0
H1
R/WP
3
EXSEL
0
H1
R/WP
2–1 SVDMD[1:0]
0x0
H0
R/WP
0
MODEN
0
H1
R/WP
0x4104 SVDINTF
(SVD3 Status and
Interrupt Flag
Register)
15–9 –
0x00
–
R
–
8
SVDDT
x
–
R
7–1 –
0x00
–
R
0
SVDIF
0
H1
R/W Cleared by writing 1.