APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C17M12/M13 TECHNICAL MANUAL
Seiko Epson Corporation
AP-A-15
(Rev. 1.2)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5278 SPI1INTF
(SPIA Ch.1 Interrupt
Flag Register)
15–8 –
0x00
–
R
–
7
BSY
0
H0
R
6–4 –
0x0
–
R
3
OEIF
0
H0/S0
R/W Cleared by writing 1.
2
TENDIF
0
H0/S0
R/W
1
RBFIF
0
H0/S0
R
Cleared by reading the
SPI1RXD register.
0
TBEIF
1
H0/S0
R
Cleared by writing to the
SPI1TXD register.
0x527a SPI1INTE
(SPIA Ch.1 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3
OEIE
0
H0
R/W
2
TENDIE
0
H0
R/W
1
RBFIE
0
H0
R/W
0
TBEIE
0
H0
R/W
0x5320–0x5332
IR Remote Controller (REMC2)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5320 REMCLK
(REMC2 Clock Con-
trol Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–4 CLKDIV[3:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x5322 REMDBCTL
(REMC2 Data Bit
Counter Control
Register)
15–10 –
0x00
–
R
–
9
PRESET
0
H0/S0
R/W Cleared by writing 1 to the
REMDBCTL.REMCRST bit.
8
PRUN
0
H0/S0
R/W
7–5 –
0x0
–
R
–
4
REMOINV
0
H0
R/W
3
BUFEN
0
H0
R/W
2
TRMD
0
H0
R/W
1
REMCRST
0
H0
W
0
MODEN
0
H0
R/W
0x5324 REMDBCNT
(REMC2 Data Bit
Counter Register)
15–0 DBCNT[15:0]
0x0000 H0/S0
R
Cleared by writing 1 to the
REMDBCTL.REMCRST bit.
0x5326 REMAPLEN
(REMC2 Data Bit
Active Pulse Length
Register)
15–0 APLEN[15:0]
0x0000
H0
R/W Writing enabled when REM-
DBCTL.MODEN bit = 1.
0x5328 REMDBLEN
(REMC2 Data Bit
Length Register)
15–0 DBLEN[15:0]
0x0000
H0
R/W Writing enabled when REM-
DBCTL.MODEN bit = 1.
0x532a REMINTF
(REMC2 Status
and Interrupt Flag
Register)
15–11 –
0x00
–
R
–
10 DBCNTRUN
0
H0/S0
R
Cleared by writing 1 to the
REMDBCTL.REMCRST bit.
9
DBLENBSY
0
H0
R
Effective when the REM-
DBCTL.BUFEN bit = 1.
8
APLENBSY
0
H0
R
7–2 –
0x00
–
R
–
1
DBIF
0
H0/S0
R/W Cleared by writing 1 to this
bit or the REMDBCTL.REM-
CRST bit.
0
APIF
0
H0/S0
R/W
0x532c REMINTE
(REMC2 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
DBIE
0
H0
R/W
0
APIE
0
H0
R/W
0x5330 REMCARR
(REMC2 Carrier
Waveform Register)
15–8 CRDTY[7:0]
0x00
H0
R/W –
7–0 CRPER[7:0]
0x00
H0
R/W