14 16-BIT PWM TIMERS (T16B)
S1C17M12/M13 TECHNICAL MANUAL
Seiko Epson Corporation
14-27
(Rev. 1.2)
T16B Ch.
n
Interrupt Enable Register
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
T16BnINTE
15–14 –
0x0
–
R
–
13 CAPOW5IE
0
H0
R/W
12 CMPCAP5IE
0
H0
R/W
11 CAPOW4IE
0
H0
R/W
10 CMPCAP4IE
0
H0
R/W
9
CAPOW3IE
0
H0
R/W
8
CMPCAP3IE
0
H0
R/W
7
CAPOW2IE
0
H0
R/W
6
CMPCAP2IE
0
H0
R/W
5
CAPOW1IE
0
H0
R/W
4
CMPCAP1IE
0
H0
R/W
3
CAPOW0IE
0
H0
R/W
2
CMPCAP0IE
0
H0
R/W
1
CNTMAXIE
0
H0
R/W
0
CNTZEROIE
0
H0
R/W
Bits 15–14 Reserved
Bit 13
CAPOW5IE
Bit 12
CMPCAP5IE
Bit 11
CAPOW4IE
Bit 10
CMPCAP4IE
Bit 9
CAPOW3IE
Bit 8
CMPCAP3IE
Bit 7
CAPOW2IE
Bit 6
CMPCAP2IE
Bit 5
CAPOW1IE
Bit 4
CMPCAP1IE
Bit 3
CAPOW0IE
Bit 2
CMPCAP0IE
Bit 1
CNTMAXIE
Bit 0
CNTZEROIE
These bits enable T16B Ch.
n
interrupts.
1 (R/W): Enable interrupts
0 (R/W): Disable interrupts
The following shows the correspondence between the bit and interrupt:
T16B
n
INTE.CAPOW5IE bit: Capture 5 overwrite interrupt
T16B
n
INTE.CMPCAP5IE bit: Compare/capture 5 interrupt
T16B
n
INTE.CAPOW4IE bit: Capture 4 overwrite interrupt
T16B
n
INTE.CMPCAP4IE bit: Compare/capture 4 interrupt
T16B
n
INTE.CAPOW3IE bit: Capture 3 overwrite interrupt
T16B
n
INTE.CMPCAP3IE bit: Compare/capture 3 interrupt
T16B
n
INTE.CAPOW2IE bit: Capture 2 overwrite interrupt
T16B
n
INTE.CMPCAP2IE bit: Compare/capture 2 interrupt
T16B
n
INTE.CAPOW1IE bit: Capture 1 overwrite interrupt
T16B
n
INTE.CMPCAP1IE bit: Compare/capture 1 interrupt
T16B
n
INTE.CAPOW0IE bit: Capture 0 overwrite interrupt
T16B
n
INTE.CMPCAP0IE bit: Compare/capture 0 interrupt
T16B
n
INTE.CNTMAXIE bit: Counter MAX interrupt
T16B
n
INTE.CNTZEROIE bit: Counter zero interrupt
Notes: • The configuration of the T16BnINTE.CAPOWmIE and T16BnINTE.CMPCAPmIE bits
depends on the model. The bits corresponding to the comparator/capture circuits that do
not exist are read-only bits and are always fixed at 0.
• To prevent generating unnecessary interrupts, the corresponding interrupt flag should be
cleared before enabling interrupts.