APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
AP-A-10
Seiko Epson Corporation
S1C17M12/M13 TECHNICAL MANUAL
(Rev. 1.2)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x438a UA0RXD
(UART3 Ch.0 Receive
Data Register)
15–8 –
0x00
–
R
–
7–0 RXD[7:0]
0x00
H0
R
0x438c UA0INTF
(UART3 Ch.0 Status
and Interrupt Flag
Register)
15–10 –
0x00
–
R
–
9
RBSY
0
H0/S0
R
8
TBSY
0
H0/S0
R
7
–
0
–
R
6
TENDIF
0
H0/S0
R/W Cleared by writing 1.
5
FEIF
0
H0/S0
R/W Cleared by writing 1 or read-
ing the UA0RXD register.
4
PEIF
0
H0/S0
R/W
3
OEIF
0
H0/S0
R/W Cleared by writing 1.
2
RB2FIF
0
H0/S0
R
Cleared by reading the
UA0RXD register.
1
RB1FIF
0
H0/S0
R
0
TBEIF
1
H0/S0
R
Cleared by writing to the
UA0TXD register.
0x438e UA0INTE
(UART3 Ch.0 Inter-
rupt Enable Register)
15–8 –
0x00
–
R
–
7
–
0
–
R
6
TENDIE
0
H0
R/W
5
FEIE
0
H0
R/W
4
PEIE
0
H0
R/W
3
OEIE
0
H0
R/W
2
RB2FIE
0
H0
R/W
1
RB1FIE
0
H0
R/W
0
TBEIE
0
H0
R/W
0x4390 UA0CAWF
(UART3 Ch.0 Carrier
Waveform Register)
15–8 –
0x00
–
R
–
7–0 CRPER[7:0]
0x00
H0
R/W
0x43a0–0x43ac
16-bit Timer (T16) Ch.1
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x43a0 T16_1CLK
(T16 Ch.1 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–4 CLKDIV[3:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x43a2 T16_1MOD
(T16 Ch.1 Mode
Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
TRMD
0
H0
R/W
0x43a4 T16_1CTL
(T16 Ch.1 Control
Register)
15–9 –
0x00
–
R
–
8
PRUN
0
H0
R/W
7–2 –
0x00
–
R
1
PRESET
0
H0
R/W
0
MODEN
0
H0
R/W
0x43a6 T16_1TR
(T16 Ch.1 Reload
Data Register)
15–0 TR[15:0]
0xffff
H0
R/W –
0x43a8 T16_1TC
(T16 Ch.1 Counter
Data Register)
15–0 TC[15:0]
0xffff
H0
R
–
0x43aa T16_1INTF
(T16 Ch.1 Interrupt
Flag Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
UFIF
0
H0
R/W Cleared by writing 1.
0x43ac T16_1INTE
(T16 Ch.1 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
UFIE
0
H0
R/W