BajaPPC-750 Circuit Board
2-11
Figure 2-9. Jumper and Fuse Locations
JP1 ETHERNET BOOT SELECT
12, 34, 56, AUI 34, 56, MII/SYM with rate detect,
default
(Other combinations are invalid.)
JP5 FLASH WRITE IN PLCC SOCKET
Jumper in, Enabled,
default
Jumper out, Disabled
JP4 MEMOR
Y TYPE IN PLCC SOCKET
Jumper in, Flash,
default when shipped with Flash in socket
Jumper out, EPROM,
default when shipped with EPROM in socket
JP3 EIA-232 HANDSHAKING SELECT
12, False (12V), 23, T
rue (+12V),
default
1
2
3
JP6 MEMOR
Y BOOT SELECT
Jumper in, User Flash Bank 0,
default
Jumper out, Memor
y in PLCC socket
1
3
5
2
4
6
P2
P1
P0
LED
P4
P3
JP2
JP1
SP
ARE FUSES
On-Board
3.3V
Backplane
3.3V
AUI
Ethernet
1-AMP
1-AMP FUSE
1-AMP FUSE
1-AMP FUSE
DEF
AUL
T
ETHERNET JUMPERS
SP
ARE JUMPERS
Содержание BajaPPC-750
Страница 2: ...BajaPPC 750 PowerPC Based Single Board Computer User s Manual May 2002...
Страница 4: ...BajaPPC 750 PowerPC Based Single Board Computer User s Manual May 2002...
Страница 7: ......
Страница 16: ...0002M621 15 ix Register Map 9 1 Counter Timer Status CTSR 9 2 Register Map 9 2 Counter Timer Mode CTMR 9 4...
Страница 19: ...xii BajaPPC 750 Contents...
Страница 57: ...3 12 BajaPPC 750 Central Processing Unit May 2002...
Страница 77: ...5 12 BajaPPC 750 PMC PCI Interface May 2002...
Страница 111: ...6 34 BajaPPC 750 VMEbus Interface May 2002...
Страница 135: ...8 18 BajaPPC 750 Serial and Parallel I O May 2002...
Страница 207: ...10 68 BajaPPC 750 Monitor May 2002...