AT32F425
Series Reference Manual
2022.03.30
Page 95
Ver 2.01
soucing/sinking strength
When this bit is set, the control bits of
GPIOx_OTYPER&GPIOx_HDRV become invalid
Bit 15: 8
Reserved
0x0
resd
Kept at its default value.
Bit 7: 6
IR_SRC_SEL
0x0
rw
Infrared modulation envelope signal source selection
This field is used to select the infrared modulation
envelope signal source.
00: TMR16
01: USART1
10: USART4
11: Reserved
Bit 5
IR_POL
0x0
rw
Infrared output polarity selection
0: Infrared output (IR_OUT) is not inversed
1: Infrared output (IR_OUT) is inversed
Bit 4
PA11_12_PMP
0x0
rw
PA11 and PA12 remap
This bit is set and cleared by software. This bit controls
PA9/PA10 and PA11/PA12 remap on small packages (20-
pin).
0: No remap (PA9/PA10 corresponds to PA9/PA10)
1: Remap (PA11/PA12 is mapped onto PA9/PA10)
Bit 3: 2
Reserved
0x0
resd
Kept at its default value.
Bit 1: 0
MEM_MAP_SEL
0xX
rw
Memory address mapping selection
This field is read-only, indicating the boot mode after reset.
X0: Boot from main Flash memory
01: Boot from system memory
11: Boot from internal SRAM
7.2.2
SCFG external interrupt configuration register1 ( SCFG_
EXINTC1)
Bit
Register
Reset value
Type
Description
Bit 31: 16 Reserved
0x0000
resd
Kept at its default value.
Bit 15: 12 EXI
NT3
0x0
rw
EXINT3 input source configuration
These bits are used to select the input source for the
EXINT3 external interrupt.
0000: GPIOA pin3
0001: GPIOB pin3
0010: GPIOC pin3
Others: Reserved
Bit 11: 8
EXI
NT2
0x0
rw
EXINT2 input source configuration
These bits are used to select the input source for the
EXINT2 external interrupt.
0000: GPIOA pin2
0001: GPIOB pin2
0010: GPIOC pin2
0011: GPIOD pin2
Others: Reserved
Bit 7: 4
EXI
NT1
0x0
rw
EXINT1 input source configuration
These bits are used to select the input source for the
EXINT1 external interrupt.
0000: GPIOA pin1
0001: GPIOB pin1
0010: GPIOC pin1
0101: GPIOF pin1
Others: Reserved
Bit 3: 0
EXI
NT0
0x0
rw
EXINT0 input source configuration