AT32F425
Series Reference Manual
2022.03.30
Page 334
Ver 2.01
0: Transmission failed
1: Transmission was successful.
Note:
This bit indicates whether the mailbox 2 transmission is
successful or not. It is cleared by software writing 1.
Bit 16
TM2TCF
0x0
rw1c
Transmit mailbox 2 transmission completed flag
0: Transmission is in progress
1: Transmission is completed
Note:
This bit is set by hardware when the transmission/abort
request on mailbox 2 has been completed.
It is cleared by software writing 1 or by hardware when a
new transmission request is received.
Clearing this bit will clear the TSMF2, ALMF2 and TEMF2
bits of mailbox 2.
Bit 15
TM1CT
0x0
rw1s
Transmit mailbox 1 cancel transmit
0: No effect
1: Mailbox 1 cancel transmit
Note: This bit is set by software to abort the transmission
request on mailbox 1. Clearing the message
transmission on mailbox 1 will clear this bit. Setting by this
software has no effect when the mailbox 1 is free.
Bit 14: 12 Reserved
0x0
resd
Kept at its default value.
Bit 11
TM1TEF
0x0
rw1c
Transmit mailbox 1 transmission error flag
0: No error
1: Mailbox 1 transmission error
Note:
This bit is set when the mailbox 1 transmission error
occurred.
It is cleared by software writing 1 or by hardware at the
start of the next transmission
Bit 10
TM1ALF
0x0
rw1c
Transmit mailbox 1 arbitration lost flag
0: No arbitration lost
1: Transmit mailbox 1 arbitration lost
Note:
This bit is set when the mailbox 1 transmission failed due
to an arbitration lost.
It is cleared by software writing 1 or by hardware at the
start of the next transmission
Bit 9
TM1TSF
0x0
rw1c
Transmit mailbox 1 transmission success flag
0: Transmission failed
1: Transmission was successful.
Note:
This bit indicates whether the mailbox 1 transmission is
successful or not. It is cleared by software writing 1.
Bit 8
TM1TCF
0x0
rw1c
Transmit mailbox 1 transmission completed flag
0: Transmission is in progress
1: Transmission is completed
Note:
This bit is set by hardware when the transmission/abort
request on mailbox 1 has been completed.
It is cleared by software writing 1 or by hardware when a
new transmission request is received.
Clearing this bit will clear the TSMF1, ALMF1 and TEMF1
bits of mailbox 1.
Bit 7
TM0CT
0x0
rw1s
Transmit mailbox 0 cancel transmit
0: No effect
1: Mailbox 0 cancel transmit
Note: This bit is set by software to abort the transmission
request on mailbox 0. Clearing the message
transmission on mailbox 0 will clear this bit. Setting by this
software has no effect when the mailbox 0 is free.
Bit 6: 4
Reserved
0x0
resd
Kept at its default value.
Bit 3
TM0TEF
0x0
rw1c
Transmit mailbox 0 transmission error flag