AT32F425
Series Reference Manual
2022.03.30
Page 59
Ver 2.01
0: Disabled
1: Enabled
Bit 16: 13 Reserved
0x0
resd
Kept at its default value.
Bit 12
OTGFS1EN
0
rw
OTGFS1 clock enable
0: Disabled
1: Enabled
Bit 11: 7
Reserved
0x0
resd
Kept at its default value.
Bit 6
CRCEN
0
rw
CRC clock enable
0: Disabled
1: Enabled
Bit 5
Reserved
0x0
resd
Kept at its default value.
Bit 4
FLASHEN
0
rw
FLASH clock enable
This bit is used to enable Flash clock in Sleep or
Deepsleep mode.
0: Disabled
1: Enabled
Bit 3
Reserved
0x0
resd
Kept at its default value.
Bit 2
SRAMEN
0
rw
SRAM clock enable
This bit is used to enable SRRM clock in Sleep or
Deepsleep mode.
0: Disabled
1: Enabled
Bit 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
DMA1EN
0x0
rw
DMA1 clock enable
0: Disabled
1: Enabled
4.3.7
APB2 peripheral clock enable register (CRM_AHB2EN)
Access: by words, half-words and bytes.
When accessing peripherals on the APB1, wait states are inserted until the end of th peripheral access
on APB2 bus.
Bit
Name
Reset value
Type
Description
Bit 31: 19 Reserved
0x00
resd
Kept at its default value.
Bit 18
TMR17EN
0
rw
TMR17 clock enable
0: Disabled
1: Enabled
Bit 17
TMR16EN
0
rw
TMR16 clock enable
0: Disabled
1: Enabled
Bit 16
TMR15EN
0
rw
TMR15 clock enable
0: Disabled
1: Enabled
Bit 15
Reserved
0x0
resd
Kept at its default value.
Bit 14
USART1EN
0
rw
USART1 clock enable
0: Disabled
1: Enabled
Bit 13
Reserved
0x0
resd
Kept at its default value.
Bit 12
SPI1EN
0
rw
SPI1 clock enable
0: Disabled
1: Enabled
Bit 11
TMR1EN
0
rw
TMR1 clock enable
0: Disabled
1: Enabled
Bit 10
Reserved
0x0
resd
Kept at its default value.
Bit 9
ADC1EN
0
rw
ADC1 clock enable
0: Disabled
1: Enabled
Bit 8: 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
SCFGEN
0
rw
SCFG clock enable
0: Disabled
1: Enabled