AT32F425
Series Reference Manual
2022.03.30
Page 58
Ver 2.01
0: Does not reset EDMA
1: Reset EDMA
Bit 20
Reserved
0x0
resd
Kept at its default value.
Bit 19
USART4RST
0
rw
USART4 reset
0: Does not reset USART4
1: Reset USART4
Bit 18
USART3RST
0
rw
USART3 reset
0: Does not reset USART3
1: Reset USART3
Bit 17
USART2RST
0
rw
USART2 reset
0: Does not reset USART2
1: Reset USART2
Bit 16
Reserved
0x0
resd
Kept at its default value.
Bit 15
SPI3RST
0
rw
SPI3 reset
0: Does not reset SPI3
1: Reset SPI3
Bit 14
SPI2RST
0
rw
SPI2 reset
0: Does not reset SPI2
1: Reset SPI2
Bit 13:12
Reserved
0x0
resd
Kept at its default value.
Bit 11
WWDTRST
0
rw
WWDT reset
0: Does not reset WWDT
1: Reset WWDT
Bit 10:9
Reserved
0x0
resd
Kept at its default value.
Bit 8
TMR14RST
0
rw
TMR14 reset
0: Does not reset TMR14
1: Reset TMR14
Bit 7
TMR13RST
0
rw
TMR13 reset
0: Does not reset TMR13
1: Reset TMR13
Bit 6
Reserved
0x0
resd
Kept at its default value.
Bit 5
TMR7RST
0
rw
TMR7 reset
0: Does not reset TMR7
1: Reset TMR7
Bit 4
TMR6RST
0
rw
TMR6 reset
0: Does not reset TMR6
1: Reset TMR6
Bit 3: 2
Reserved
0x0
resd
Kept at its default value.
Bit 1
TMR3RST
0
rw
TMR3 reset
0: Does not reset TMR3
1: Reset TMR3
Bit 0
TMR2RST
0
rw
TMR2 reset
0: Does not reset TMR2
1: Reset TMR2
4.3.6
APB peripheral clock enable register (CRM_AHBEN)
Access: by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 23 Reserved
0x0
resd
Kept at its default value.
Bit 22
GPIOFEN
0
rw
GPIOF clock enable
0: Disabled
1: Enabled
Bit 21
Reserved
0x0
resd
Kept at its default value.
Bit 20
GPIODEN
0
rw
GPIOD clock enable
0: Disabled
1: Enabled
Bit 19
GPIOCEN
0
rw
GPIOC clock enable
0: Disabled
1: Enabled
Bit 18
GPIOBEN
0
rw
GPIOB clock enable
0: Disabled
1: Enabled
Bit 17
GPIOAEN
0
rw
GPIOA clock enable