W7500x Reference Manual Version1.1.0
27 / 399
AHB-Lite BUS
-
This bus connects the Three masters (Cortex-M0 and uDMAC and TCP/IP
Offload Engine) and ten AHB slaves.
Two APB BUSs
-
These buses connect Seventeen APB peripherals (Watchdog, two Dual timers,
PWM, two UARTs, simple UART, two I2Cs, two SSPs, Random Number Generator,
Real Time Clock, 12bits Analog Digital Converter, Clock Controller, IO
Configuration, PAD MUX controller)
5.2
Memory organization
Introduction
Program memory, data memory, registers and I/O ports are organized within the same linear
4-Gbyte address space.
The bytes are coded in memory in Little Endian format. The lowest numbered byte in a word
is considered the word’s least significant byte and the highest numbered byte the most
significant.