![Wiznet W7500 Reference Manual Download Page 157](http://html.mh-extra.com/html/wiznet/w7500/w7500_reference-manual_990600157.webp)
W7500x Reference Manual Version1.1.0
157 / 399
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ES15
ES14
ES13
ES12
ES11
ES10
ES9
ES8
ES7
ES6
ES5
ES4
ES3
ES2
ES1
ES0
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
[15:0] ESy(y = 0..15)
WRITE as :
‘0’ is no effect
‘1’ is sets the corresponding output enable bit
READ as :
‘0’ is indicates the signal direction as input
‘1’ is indicates the signal direction as output
GPIO Enable Clear Register(GPIOx_OUTENCLR) (x=A..D)
Address offset: 0x0014
Reset value: 0x0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EC15
EC14
EC13
EC12
EC11 EC10
EC9
EC8
EC7
EC6
EC5
EC4
EC3
EC2
EC1
EC0
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
[15:0] ECy(y = 0..15)
WRITE as :
‘0’ is no effect
‘1’ is clears the output enable bit
READ as :
‘0’ is indicates the signal direction as input
‘1’ is indicates the signal direction as output
GPIO Interrupt Enable Set Register(GPIOx_ INTENSET) (x=A..D)
Address offset: 0x0020
Reset value: 0x0000