W7500x Reference Manual Version1.1.0
394 / 399
1 : Receive FIFO written to while full condition interrupt is not masked.
[1] RTIM – Receive timeout interrupt mask:
0 : Receive FIFO not empty and no read prior to timeout period interrupt is
masked.
1 : Receive FIFO not empty and no read prior to timeout period interrupt is
not masked.
[2] RXIM – Receive FIFO interrupt mask:
0 : Receive FIFO half full or less condition interrupt is masked.
1 : Receive FIFO half full or less condition interrupt is not masked.
[3] TXIM – Transmit FIFO interrupt mask:
0 : Transmit FIFO half empty or less condition interrupt is masked.
1 : Transmit FIFO half empty or less condition interrupt is not masked.
SSP1 Raw interrupt status register (SSP1RIS)
Address offset: 0x0018
Reset value: 0x0000_00004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
TXRI
S
RXRI
S
RTRI
S
ROR
RIS
R/W R/W R/W R/W
[0] RORRIS – Gives the raw interrupt state, prior to masking, of the SSPRORINTR
interrupt
[1] RTRIS – Gives the raw interrupt state, prior to masking, of the SSPRTINTR interrupt
[2] RXRIS – Gives the raw interrupt state, prior to masking, of the SSPRXINTR interrupt
[3] TXRIS – Gives the raw interrupt state, prior to masking, of the SSPTXINTR interrupt
SSP1 Masked interrupt status register, (SSP1MIS)
Address offset: 0x001C
Reset value: 0x0000_00000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res