![Transmeta Crusoe TM5500 System Design Manual Download Page 95](http://html1.mh-extra.com/html/transmeta/crusoe-tm5500/crusoe-tm5500_system-design-manual_1152433095.webp)
July 17, 2002
95
System Design Considerations
6.5.2.4
Schematic
The schematic below shows the serial flash ROM write-protection PLD circuit.
Figure 21:
Schematic Diagram of Serial Flash Write-protection PLD in System
SROM_CS0#
SROM_CS1#
SROM_SCLK
SROM_SOUT
SROM_SIN
WP
WPNEG
SEL
CS0IN#
CS1IN#
CLK
DIN
CS0OUT#
CS1OUT#
CLK
DIN
CS#
DOUT
SROM_SIN
SROM_CS0#
SROM_CS1#
SROM_SCLK
SROM_SOUT
3.3V
GPIO
3.3V
South Bridge
Crusoe
ATF22LV10CZ
Debug Connector
Atmel 1MB
Serial Flash
WP pull-up is in case GPIO
powers up as an input
If GPIO powers up low, tie
WPNEG high and change WP
pull-up to a pull-down.
Tie all unused pins on PLD to
either 3.3V or GND.
All resistors shown are 220
Ω
.
Notes:
Summary of Contents for Crusoe TM5500
Page 1: ...TM5500 TM5800 System Design Guide July 17 2002...
Page 6: ...July 17 2002 6 List of Tables...
Page 8: ...July 17 2002 8 List of Figures...
Page 50: ...July 17 2002 50 Processor Power Supplies and Power Management...
Page 110: ...July 17 2002 110 System Design Considerations...
Page 122: ...July 17 2002 122 System Design Checklists...
Page 128: ...July 17 2002 128 Serial Write protection PLD Data...
Page 130: ...July 17 2002 130 Index...