TMPM4K Group(1)
Product Inromation
2018-09-18
32 / 89
Rev. 2.1
2.2.4.7. [TSELxCR6] (Control Register 6)
Bit
Bit Symbol
After
Reset
Type
Function
31
-
0
R
Read as 0
30:28 INSEL27[2:0]
000
R/W
Select the input trigger (T32A ch1 Timer B internal trigger input)
000: T32A ch1 Timer register A0 match trigger(T32A01TRGOUTCMPA0)
001: T32A ch1 Timer register A1 match trigger(T32A01TRGOUTCMPA1)
010: T32A ch1 Timer A overflow trigger(T32A01TRGOUTOFA)
011: T32A ch1 Timer A underflow trigger(T32A01TRGOUTUFA)
100: Reserved
101: Reserved
110: Reserved
111: Reserved
27
-
0
R
Read as 0
26
UPDN27
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
25
OUTSEL27
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
24
EN27
0
R/W
Trigger output control
0: Disable
1: Enable
23
-
0
R
Read as 0
22:20 INSEL26[2:0]
000
R/W
Select the input trigger (T32A ch1 Timer A internal trigger input)
000: PF0 (TRGIN0)
001: PB1 (TRGIN1)
010: PF2 (TRGIN2)
011: UART ch1 transmission completion trigger (UART1TXTRG)
100: UART ch1 reception completion trigger (UART1RXTRG)
101: TSPI ch1 transmit completion(TSPI1TXEND)
110: TSPI ch1 receive completion(TSPI1RXEND)
111: Reserved
19
-
0
R
Read as 0
18
UPDN26
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
17
OUTSEL26
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
16
EN26
0
R/W
Trigger output control
0: Disable
1: Enable
15
-
0
R
Read as 0
14:12 INSEL25[2:0]
000
R/W
Select the input trigger (T32A ch0 Timer C internal trigger input)
000: T32A ch5 Timer register C0 match trigger(T32A05TRGOUTCMPC0)
001: T32A ch5 Timer register C1 match trigger(T32A05TRGOUTCMPC1)
010: T32A ch5 Timer C overflow trigger(T32A05TRGOUTOFC)
011: T32A ch5 Timer C underflow trigger(T32A05TRGOUTUFC)
100: Reserved
101: Reserved
110: Reserved
111: Reserved
11
-
0
R
Read as 0
10
UPDN25
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection