TMPM4K Group(1)
Product Inromation
2018-09-18
55 / 89
Rev. 2.1
Table 2.22 T32A DMA request (2/2)
Channel
Request
Signal name
Trigger
selector
DMA request channel
Single
transfer
Burst
transfer
ch2
DMA request at match A1 register T32A02DMAREQCMPA1
[TSEL0CR0]
<INSEL2>
20
-
DMA request at match C1 register T32A02DMAREQCMPC1
DMA request at match B1 register T32A02DMAREQCMPB1
[TSEL0CR1]
<INSEL4>
22
-
DMA request at capture A0 register T32A02DMAREQCAPA0
[TSEL0CR1]
<INSEL6>
24
-
DMA request at capture A1 register T32A02DMAREQCAPA1
DMA request at capture C0 register T32A02DMAREQCAPC0
DMA request at capture C1 register T32A02DMAREQCAPC1
DMA request at capture B0 register T32A02DMAREQCAPB0
[TSEL0CR2]
<INSEL8>
26
-
DMA request at capture B1 register T32A02DMAREQCAPB1
ch3
DMA request at match A1 register T32A03DMAREQCMPA1
[TSEL0CR0]
<INSEL2>
20
-
DMA request at match C1 register T32A03DMAREQCMPC1
DMA request at match B1 register T32A03DMAREQCMPB1
[TSEL0CR1]
<INSEL4>
22
-
DMA request at capture A0 register T32A03DMAREQCAPA0
[TSEL0CR1]
<INSEL6>
24
-
DMA request at capture A1 register T32A03DMAREQCAPA1
DMA request at capture C0 register T32A03DMAREQCAPC0
DMA request at capture C1 register T32A03DMAREQCAPC1
DMA request at capture B0 register T32A03DMAREQCAPB0
[TSEL0CR2]
<INSEL9>
27
-
DMA request at capture B1 register T32A03DMAREQCAPB1
ch4
DMA request at match A1 register T32A04DMAREQCMPA1
[TSEL0CR0]
<INSEL3>
21
-
DMA request at match C1 register T32A04DMAREQCMPC1
DMA request at match B1 register T32A04DMAREQCMPB1
[TSEL0CR1]
<INSEL4>
22
-
DMA request at capture A0 register T32A04DMAREQCAPA0
[TSEL0CR2]
<INSEL7>
25
-
DMA request at capture A1 register T32A04DMAREQCAPA1
DMA request at capture C0 register T32A04DMAREQCAPC0
DMA request at capture C1 register T32A04DMAREQCAPC1
DMA request at capture B0 register T32A04DMAREQCAPB0
[TSEL0CR2]
<INSEL9>
27
-
DMA request at capture B1 register T32A04DMAREQCAPB1
ch5
DMA request at match A1 register T32A05DMAREQCMPA1
[TSEL0CR0]
<INSEL3>
21
-
DMA request at match C1 register T32A05DMAREQCMPC1
DMA request at match B1 register T32A05DMAREQCMPB1
[TSEL0CR1]
<INSEL4>
22
-
DMA request at capture A0 register T32A05DMAREQCAPA0
[TSEL0CR2]
<INSEL7>
25
-
DMA request at capture A1 register T32A05DMAREQCAPA1
DMA request at capture C0 register T32A05DMAREQCAPC0
DMA request at capture C1 register T32A05DMAREQCAPC1
DMA request at capture B0 register T32A05DMAREQCAPB0
[TSEL0CR2]
<INSEL9>
27
-
DMA request at capture B1 register T32A05DMAREQCAPB1
Note:
: Available, - : N/A
2.4.7. Internal signal connection specification
Every count interrupt (INTT32AxEVRYC) does not correspond in the TMPM4K Group(1).