TMPM4K Group(1)
Product Inromation
2018-09-18
26 / 89
Rev. 2.1
2.2.4.4. [TSELxCR3] (Control Register 3)
Bit
Bit Symbol
After
Reset
Type
Function
31
-
0
R
Read as 0
30:28 INSEL15[2:0]
000
R/W
Select the input trigger (TSPI ch0 trigger input)
000: PF0 (TRGIN0)
001: PB1 (TRGIN1)
010: PF2 (TRGIN2)
011: T32A ch5 Timer register A1 match trigger(T32A05TRGOUTCMPA1)
100: T32A ch5 Timer register B1 match trigger (T32A05TRGOUTCMPB1)
101: T32A ch5 Timer register C1 match trigger (T32A05TRGOUTCMPC1)
110: Reserved
111: Reserved
27
-
0
R
Read as 0
26
UPDN15
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
25
OUTSEL15
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
24
EN15
0
R/W
Trigger output control
0: Disable
1: Enable
23
-
0
R
Read as 0
22:20 INSEL14[2:0]
000
R/W
Select the input trigger (ADC general purpose trigger)
000: PF0 (TRGIN0)
001: PB1 (TRGIN1)
010: PF2 (TRGIN2)
011: T32A ch5 Timer register A1 match trigger (T32A05TRGOUTCMPA1)
100: T32A ch5 Timer register B1 match trigger (T32A05TRGOUTCMPB1)
101: T32A ch5 Timer register C1 match trigger (T32A05TRGOUTCMPC1)
110: Reserved
111: Reserved
19
-
0
R
Read as 0
18
UPDN14
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
17
OUTSEL14
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
16
EN14
0
R/W
Trigger output control
0: Disable
1: Enable
15
-
0
R
Read as 0
14:12 INSEL13[2:0]
000
R/W
Select the input trigger (DMA ch31)
000: DMAC ch6 transfer completion(INTDMAATC6)
001: DMAC ch7 transfer completion(INTDMAATC7)
010: DMAC ch14 transfer completion(INTDMAATC14)
011: DMAC ch15 transfer completion(INTDMAATC15)
100: DMAC ch21 transfer completion(INTDMAATC21)
101: DMAC ch25 transfer completion(INTDMAATC25)
110: DMAC ch27 transfer completion(INTDMAATC27)
111: PF2(TRGIN2)
11
-
0
R
Read as 0
10
UPDN13
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection