TMPM4K Group(1)
Product Inromation
2018-09-18
21 / 89
Rev. 2.1
Bit
Bit Symbol
After
Reset
Type
Function
14:12 INSEL1[2:0]
000
R/W
Select the input trigger (DMA ch19)
000: T32A ch0 DMA request at match A1 register (T32A00DMAREQCMPA1)
001: T32A ch0 DMA request at match C1 register (T32A00DMAREQCMPC1)
010: T32A ch1 DMA request at match A1 register (T32A01DMAREQCMPA1)
011: T32A ch1 DMA request at match C1 register (T32A01DMAREQCMPC1)
100: A-PMD ch0 PWM interrupt (INTPWM0)
101: Reserved
110: Reserved
111: Reserved
11
-
0
R
Read as 0
10
UPDN1
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
9
OUTSEL1
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
8
EN1
0
R/W
Trigger output control
0: Disable
1: Enable
7
-
0
R
Read as 0
6:4
INSEL0[2:0]
000
R/W
Select the input trigger (DMA ch18)
000: ADC general purpose trigger DMA request (ADATRG_DMAREQ)
001: ADC single conversion DMA request (ADASGL_DMAREQ)
010: ADC continuous conversion DMA request (ADACNT_DMAREQ)
011: Reserved
100: Reserved
101: Reserved
110: Reserved
111: Reserved
3
-
0
R
Read as 0
2
UPDN0
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
1
OUTSEL0
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
0
EN0
0
R/W
Trigger output control
0: Disable
1: Enable