TMPM4K Group(1)
Product Inromation
2018-09-18
30 / 89
Rev. 2.1
2.2.4.6. [TSELxCR5] (Control Register 5)
Bit
Bit Symbol
After
Reset
Type
Function
31
-
0
R
Read as 0
30:28 INSEL23[2:0]
000
R/W
Select the input trigger (T32A ch0 Timer A internal trigger input)
000: PF0 (TRGIN0)
001: PB1 (TRGIN1)
010: PF2 (TRGIN2)
011: UART ch0 transmission completion trigger (UART0TXTRG)
100: UART ch0 reception completion trigger (UART0RXTRG)
101: TSPI ch0 transmit completion (TSPI0TXEND)
110: TSPI ch0 receive completion (TSPI0RXEND)
111: Reserved
27
-
0
R
Read as 0
26
UPDN23
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
25
OUTSEL23
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
24
EN23
0
R/W
Trigger output control
0: Disable
1: Enable
23
-
0
R
Read as 0
22:20 INSEL22[2:0]
000
R/W
Select the input trigger (UART ch3 trigger input)
000: PF0 (TRGIN0)
001: PB1 (TRGIN1)
010: PF2 (TRGIN2)
011: T32A ch5 Timer register A1 match trigger (T32A05TRGOUTCMPA1)
100: T32A ch5 Timer register B1 match trigger (T32A05TRGOUTCMPB1)
101: T32A ch5 Timer register C1 match trigger (T32A05TRGOUTCMPC1)
110: Reserved
111: Reserved
19
-
0
R
Read as 0
18
UPDN22
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
17
OUTSEL22
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
16
EN22
0
R/W
Trigger output control
0: Disable
1: Enable
15
-
0
R
Read as 0
14:12 INSEL21[2:0]
000
R/W
Select the input trigger (UART ch2 trigger input)
000: PF0 (TRGIN0)
001: PB1 (TRGIN1)
010: PF2 (TRGIN2)
011: T32A ch5 Timer register A1 match trigger (T32A05TRGOUTCMPA1)
100: T32A ch5 Timer register B1 match trigger (T32A05TRGOUTCMPB1)
101: T32A ch5 Timer register C1 match trigger (T32A05TRGOUTCMPC1)
110: Reserved
111: Reserved
11
-
0
R
Read as 0
10
UPDN21
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection