TMPM4K Group(1)
Product Inromation
2018-09-18
36 / 89
Rev. 2.1
2.2.4.9. [TSELxCR8] (Control Register 8)
Bit
Bit Symbol
After
Reset
Type
Function
31
-
0
R
Read as 0
30:28 INSEL35[2:0]
000
R/W
Select the input trigger (T32A ch4 Timer A internal trigger input)
000: PF0 (TRGIN0)
001: PB1 (TRGIN1)
010: PF2 (TRGIN2)
011: A-ENC ch0 divided pulse signal (ENC0TIMPLS)
100: Reserved
101: Reserved
110: Reserved
111: Reserved
27
-
0
R
Read as 0
26
UPDN35
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
25
OUTSEL35
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
24
EN35
0
R/W
Trigger output control
0: Disable
1: Enable
23
-
0
R
Read as 0
22:20 INSEL34[2:0]
000
R/W
Select the input trigger (T32A ch3 Timer C internal trigger input)
000: T32A ch2 Timer register C0 match trigger(T32A02TRGOUTCMPC0)
001: T32A ch2 Timer register C1 match trigger(T32A02TRGOUTCMPC1)
010: T32A ch2 Timer C overflow trigger (T32A02TRGOUTOFC)
011: T32A ch2 Timer C underflow trigger (T32A02TRGOUTUFC)
100: Reserved
101: Reserved
110: Reserved
111: Reserved
19
-
0
R
Read as 0
18
UPDN34
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection
17
OUTSEL34
0
R/W
Select the output trigger
0: The edge detection is disable
1: The edge detection is enable
16
EN34
0
R/W
Trigger output control
0: Disable
1: Enable
15
-
0
R
Read as 0
14:12 INSEL33[2:0]
000
R/W
Select the input trigger (T32A ch3 Timer B internal trigger input)
000: T32A ch3 Timer register A0 match trigger (T32A03TRGOUTCMPA0)
001: T32A ch3 Timer register A1 match trigger (T32A03TRGOUTCMPA1)
010: T32A ch3 Timer A overflow trigger (T32A03TRGOUTOFA)
011: T32A ch3 Timer A underflow trigger (T32A03TRGOUTUFA)
100: Reserved
101: Reserved
110: Reserved
111: Reserved
11
-
0
R
Read as 0
10
UPDN33
0
R/W
Edge detection
0: Rising edge detection
1: Falling edge detection