TMPM4K Group(1)
Product Inromation
2018-09-18
54 / 89
Rev. 2.1
2.4.6. DMA request
In the 32-bit timer event counter, DMA request are shown in the following table.
What has the statement of a register name in the trigger selector column of a table should choose the request used
by a trigger selector.
Table 2.21 T32A DMA request (1/2)
Channel
Request
Signal name
Trigger
selector
DMA request channel
Single
transfer
Burst
transfer
ch0
DMA request at match A1 register T32A00DMAREQCMPA1
[TSEL0CR0]
<INSEL1>
19
-
DMA request at match C1 register T32A00DMAREQCMPC1
DMA request at match B1 register T32A00DMAREQCMPB1
[TSEL0CR1]
<INSEL4>
22
-
DMA request at capture A0 register T32A00DMAREQCAPA0
[TSEL0CR1]
<INSEL5>
23
-
DMA request at capture A1 register T32A00DMAREQCAPA1
DMA request at capture C0 register T32A00DMAREQCAPC0
DMA request at capture C1 register T32A00DMAREQCAPC1
DMA request at capture B0 register T32A00DMAREQCAPB0
[TSEL0CR2]
<INSEL8>
26
-
DMA request at capture B1 register T32A00DMAREQCAPB1
ch1
DMA request at match A1 register T32A01DMAREQCMPA1
[TSEL0CR0]
<INSEL1>
19
-
DMA request at match C1 register T32A01DMAREQCMPC1
DMA request at match B1 register T32A01DMAREQCMPB1
[TSEL0CR1]
<INSEL4>
22
-
DMA request at capture A0 register T32A01DMAREQCAPA0
[TSEL0CR1]
<INSEL5>
23
-
DMA request at capture A1 register T32A01DMAREQCAPA1
DMA request at capture C0 register T32A01DMAREQCAPC0
DMA request at capture C1 register T32A01DMAREQCAPC1
DMA request at capture B0 register T32A01DMAREQCAPB0
[TSEL0CR2]
<INSEL8>
26
-
DMA request at capture B1 register T32A01DMAREQCAPB1
Note:
: Available, - : N/A