TMPM4K Group(1)
Product Inromation
2018-09-18
43 / 89
Rev. 2.1
Table 2.10 DMA request table (3/4)
ch No
Single transfer
Burst transfer
Signal name
Trigger
selector
Signal name
25
-
-
[TSEL0CR1]
<INSEL7>
T32A ch4 capture A0
T32A04DMAREQCAPA0
T32A ch4 capture A1
T32A04DMAREQCAPA1
T32A ch5 capture A0
T32A05DMAREQCAPA0
T32A ch5 capture A1
T32A05DMAREQCAPA1
T32A ch4 capture C0
T32A04DMAREQCAPC0
T32A ch4 capture C1
T32A04DMAREQCAPC1
T32A ch5 capture C0
T32A05DMAREQCAPC0
T32A ch5 capture C1
T32A05DMAREQCAPC1
26
-
-
[TSEL0CR2]
<INSEL8>
T32A ch0 capture B0
T32A00DMAREQCAPB0
T32A ch0 capture B1
T32A00DMAREQCAPB1
T32A ch1 capture B0
T32A01DMAREQCAPB0
T32A ch1 capture B1
T32A01DMAREQCAPB1
T32A ch2 capture B0
T32A02DMAREQCAPB0
T32A ch2 capture B1
T32A02DMAREQCAPB1
27
-
-
[TSEL0CR2]
<INSEL9>
T32A ch3 capture B0
T32A03DMAREQCAPB0
T32A ch3 capture B1
T32A03DMAREQCAPB1
T32A ch4 capture B0
T32A04DMAREQCAPB0
T32A ch4 capture B1
T32A04DMAREQCAPB1
T32A ch5 capture B0
T32A05DMAREQCAPB0
T32A ch5 capture B1
T32A05DMAREQCAPB1
28
-
-
[TSEL0CR2]
<INSEL10>
DMAC ch0 transfer completion
INTDMAATC0
DMAC ch1 transfer completion
INTDMAATC1
DMAC ch8 transfer completion
INTDMAATC8
DMAC ch9 transfer completion
INTDMAATC9
DMAC ch16 transfer completion INTDMAATC16
DMAC ch17 transfer completion INTDMAATC17
DMAC ch22 transfer completion INTDMAATC22
29
-
-
[TSEL0CR2]
<INSEL11>
DMAC ch2 transfer completion
INTDMAATC2
DMAC ch3 transfer completion
INTDMAATC3
DMAC ch10 transfer completion INTDMAATC10
DMAC ch11 transfer completion INTDMAATC11
DMAC ch18 transfer completion INTDMAATC18
DMAC ch19 transfer completion INTDMAATC19
DMAC ch23 transfer completion INTDMAATC23
TRGIN0(PF0)
TRGIN0
Note:
The ch18 to 31 is set by trigger source of DMA request. For the detail of connection, refer to the "2.2
Trigger Selector"