USPIIi-1v Hardware Manual
7-6
Themis Computer
7.5
USPII
i
-1v Reset Tree Diagram.
Figure 7-1.
USPII
i
-1v Reset Diagram
1
1. Internal to the UltraSPARC-II
i
are the Watch Dog Reset (WDR) and Software Initiated Reset (SIR). These two resets are
initiated within the processor core and effect only the processor
VME
FPGA
RIC
UltraSPARC-IIi
APB
X2.5V
X3.3V
X5.0V
CONF_DONE
Button_XIR_L
Button_POR
EPLD
POWER_OK
SYS_RESET_PAL
PO_XIR
PO_POR
B_POR
B_XIR
P_RST
FLASHES
Phyter
SCSI
PCI
ENET
BRST
ARST
P1
I/O
SYS_RESET_L
VME_RESET
LO
CA
L_
RESE
T
Universe IIB
JP3801
JP3901
VMEbus
1
3
1
3
Summary of Contents for USPIIi-1v
Page 1: ...USPIIi 1v Hardware Manual Revision B4...
Page 2: ......
Page 6: ...USPIIi 1v User s Manual Themis Computer...
Page 20: ...USPIIi 1v Hardware Manual 1 6 Themis Computer...
Page 62: ...USPIIi 1v Hardware Manual 6 6 Themis Computer...
Page 100: ...USPIIi 1v Hardware Manual A 32 Themis Computer...
Page 115: ...Themis Computer D 1 D DBoardDiagrams D 1 Baseboard Board Diagrams...
Page 126: ...USPIIi 1v Hardware Manual E 4 Themis Computer...