![Systran SCRAMNet+ VME3U Hardware Reference Manual Download Page 71](http://html1.mh-extra.com/html/systran/scramnet-vme3u/scramnet-vme3u_hardware-reference-manual_1423581071.webp)
CSR DESCRIPTIONS
Copyright 1995, S
YS
I
RAN
Corp.
5-17 VME3U
H/W
REFERENCE
Table 5-17 CSR16
Bits
HIPRO READ Control Bits Register (External Control Status Register)
1-0
This is a 2-bit wide, High Performance (HIPRO) READ Control Bits Register.
Only bits 1 and 0 are valid.
BIt 1
BIt 0
0
1
HIPRO READ enabled
1
1
HIPRO READ ACR enabled
Bit 0 is CSR enabled. HIPRO READ enabled for every longword-address location. This is an
override bit.
Bit 1 is ACR selectable. HIPRO READ enabled for all ACR HIPRO WRITE (ACR, bit 4)
locations only. Both 0 must also be enabled for this mode.
15-2 Reserved
Summary of Contents for SCRAMNet+ VME3U
Page 1: ...SCRAMNet Network VME3U Hardware Reference Document No D T MR VME3U A 0 A2...
Page 2: ......
Page 4: ......
Page 52: ...OPERATION Copyright 1995 SYSIRAN Corp 4 26 VME3U H W REFERENCE Figure 4 10 Quad Switch...
Page 78: ......
Page 92: ......
Page 96: ......
Page 104: ......
Page 115: ...E APPENDIX E CONFIGURATION AIDS TABLE OF CONTENTS...
Page 116: ......
Page 121: ...F APPENDIX F ACRONYMS...
Page 122: ......
Page 124: ...ACRONYM Copyright 1995 SYSlRAN Corp F 2 VME3U H W REFERENCE This page intentionally left blank...
Page 125: ...G APPENDIX G GLOSSARY...
Page 126: ......