![Systran SCRAMNet+ VME3U Hardware Reference Manual Download Page 70](http://html1.mh-extra.com/html/systran/scramnet-vme3u/scramnet-vme3u_hardware-reference-manual_1423581070.webp)
CSR DESCRIPTIONS
Copyright 1995, S
YS
I
RAN
Corp.
5-16 VME3U
H/W
REFERENCE
Table 5-15 CSR14
Bits
External Control Status Register
15-0 Reserved
Table 5-16 CSR15
Bits
VME Interrupt Priority Level (IRQ) External Control Status Register
0
Not Used
7-1
This is a 7-bit wide, host-specific, READ/WRITE register that holds the VME Interrupt Priority
Level (IRQ)
Bits reflect the Interrupt Priority Level. For example: IPL 5 translates to setting bit 5 (20
hex
)
Selector Chart
Level Bit
Hex
7 6 5 4 3 2 1
1
0 0 0 0 0 0 1 0x2
2
0 0 0 0 0 1 0 0x4
3
0 0 0 0 1 0 0 0x8
4
0 0 0 1 0 0 0 0x10
5
0 0 1 0 0 0 0 0x20
6
0 1 0 0 0 0 0 0x40
7
1 0 0 0 0 0 0 0x80
Only one level is set at a time. Multiple level selection disables the WRITE operation. For
example: You cannot WRITE a value of ‘0x18’ (Level 5 and Level 4).
15-8 Reserved.
Summary of Contents for SCRAMNet+ VME3U
Page 1: ...SCRAMNet Network VME3U Hardware Reference Document No D T MR VME3U A 0 A2...
Page 2: ......
Page 4: ......
Page 52: ...OPERATION Copyright 1995 SYSIRAN Corp 4 26 VME3U H W REFERENCE Figure 4 10 Quad Switch...
Page 78: ......
Page 92: ......
Page 96: ......
Page 104: ......
Page 115: ...E APPENDIX E CONFIGURATION AIDS TABLE OF CONTENTS...
Page 116: ......
Page 121: ...F APPENDIX F ACRONYMS...
Page 122: ......
Page 124: ...ACRONYM Copyright 1995 SYSlRAN Corp F 2 VME3U H W REFERENCE This page intentionally left blank...
Page 125: ...G APPENDIX G GLOSSARY...
Page 126: ......