![Systran SCRAMNet+ VME3U Hardware Reference Manual Download Page 64](http://html1.mh-extra.com/html/systran/scramnet-vme3u/scramnet-vme3u_hardware-reference-manual_1423581064.webp)
CSR DESCRIPTIONS
Copyright 1995, S
YS
I
RAN
Corp.
5-10 VME3U
H/W
REFERENCE
Table 5-7 CSR6
Bits
External Control Status Register (READ/WRITE)
7-0
Interrupt Vector - This host specific register stores the VMEbus interrupt vector for the
interrupt generated by a Memory Update. This register must be pre-loaded with the vector
before interrupt processing can occur. *
15-0 Reserved.
Table 5-8 CSR7
Bits
External Control Status Register (READ/WRITE)
7-0
Interrupt Vector - This host specific register stores the VMEbus interrupt vector for the
interrupt generated by a SCRAMNet
+
Error. This register must be pre-loaded with the vector
before interrupt processing can occur. *
15-8 Reserved.
*
Both Interrupt Vectors are tied to the same Interrupt Request (IRQ) level set in
CSR15
Summary of Contents for SCRAMNet+ VME3U
Page 1: ...SCRAMNet Network VME3U Hardware Reference Document No D T MR VME3U A 0 A2...
Page 2: ......
Page 4: ......
Page 52: ...OPERATION Copyright 1995 SYSIRAN Corp 4 26 VME3U H W REFERENCE Figure 4 10 Quad Switch...
Page 78: ......
Page 92: ......
Page 96: ......
Page 104: ......
Page 115: ...E APPENDIX E CONFIGURATION AIDS TABLE OF CONTENTS...
Page 116: ......
Page 121: ...F APPENDIX F ACRONYMS...
Page 122: ......
Page 124: ...ACRONYM Copyright 1995 SYSlRAN Corp F 2 VME3U H W REFERENCE This page intentionally left blank...
Page 125: ...G APPENDIX G GLOSSARY...
Page 126: ......