![Systran SCRAMNet+ VME3U Hardware Reference Manual Download Page 55](http://html1.mh-extra.com/html/systran/scramnet-vme3u/scramnet-vme3u_hardware-reference-manual_1423581055.webp)
Copyright 1995, S
YS
I
RAN
Corp.
5-1 VME3U
H/W
REFERENCE
5. 0 CSR DESCRIPTIONS
5.1 Description
This section describes each Control/Status Register and the function of each bit. The
name of each bit is indicative of its set state.
The registers are described using bit 0 as the Least Significant Bit (LSB). For example:
Inserting A7C3
hex
in a 16-bit register would set bits 0, 1, 6, 7, 8, 9, 10, 13, and 15 ON.
15
14
13
12
11
10
9 8 7 6 5 4 3 2 1 0
1 0 1 0 0 1 1 1 1 1 0 0 0 0 1 1
A 7 C 3
Summary of Contents for SCRAMNet+ VME3U
Page 1: ...SCRAMNet Network VME3U Hardware Reference Document No D T MR VME3U A 0 A2...
Page 2: ......
Page 4: ......
Page 52: ...OPERATION Copyright 1995 SYSIRAN Corp 4 26 VME3U H W REFERENCE Figure 4 10 Quad Switch...
Page 78: ......
Page 92: ......
Page 96: ......
Page 104: ......
Page 115: ...E APPENDIX E CONFIGURATION AIDS TABLE OF CONTENTS...
Page 116: ......
Page 121: ...F APPENDIX F ACRONYMS...
Page 122: ......
Page 124: ...ACRONYM Copyright 1995 SYSlRAN Corp F 2 VME3U H W REFERENCE This page intentionally left blank...
Page 125: ...G APPENDIX G GLOSSARY...
Page 126: ......