D-1
Appendix D: AMI BIOS POST Diagnostics Error Messages
Appendix D
AMI BIOS POST Diagnostic Error
M e s s a g e s
This section describes the power-on self-tests (POST) port 80
codes for the AMI BIOS.
Check Point
Description
03
NMI is Disabled Checking soft reset and power-on
next.
05
Soft reset/power-on determined. Going to disable
cache (i.e., disable shadow RAM/cache, if any).
06
Post code to be uncompressed. CPU init and CPU
data area init to be done next.
07
Post code is uncompressed. CPU init and CPU data
area init to be done next.
08
CPU and CPU data area init done. CMOS checksum
calculation to be done next.
09
The CMOS checksum calculation is done and the
CMOS RAM diagnostic byte has been written. CMOS
RAM initialization is next if the Initialize CMOS RAM At
Every Boot option is set.
0A
CMOS RAM is initialize. The CMOS RAM status
register will be initialized for Date and Time next.
OB
The CMOS RAM status register has been initialized.
Any initialization before the keyboard BAT test will be
done next.
Summary of Contents for Super P6DNF
Page 7: ...Table of Contents v i i...
Page 8: ...SUPER P6DNF P6SNF User s Manual v i i i...
Page 38: ...2 18 SUPER P6DNF P6SNF User s Manual...
Page 43: ...3 5 Chapter 3 Troubleshooting...
Page 44: ...3 6 SUPER P6DNF P6SNF User s Manual...
Page 54: ...A 10 SUPER P6DOF P6SOF User s Manual...
Page 55: ...SUPER Pentium Pro P6DNF P6SNF AMI BIOS REFERENCE MANUAL Revision 1 0...
Page 59: ...PRINTED IN U S A...
Page 63: ...1 4 SUPER P6DNF P6SNF User s Manual...
Page 82: ...A 4 SUPER P6DNF P6SNF User s Manual...