SN8P2977
8-Bit Micro-Controller with Regulator, PGIA, 24-bit ADC
SONiX TECHNOLOGY CO., LTD
Page 97
Version 1.7
Bit3
VPPINTL:
Internal VPP Generation control bit.
0 = VLCD is not short to VPP pin internally.
1 = VLCD is short to VPP pin internally for ISP power from internal VLCD
Bit5
DISQ:
VLCD Pin Discharge Control bit.
0 = VLCD Pin no discharge.
1 = VLCD Pin discharge (After the end of ISP, for discharging VLCD 7.5V down to VDD)
Bit[7:6]
VAR[1:0]:
VLCD pump ripple Control bit.
C-Type
R-Type
VAR[1:0]
Pump Vripple
Power Saving
00
±
15mV
Disable
01
±
45mV
I
10
±
75mV
II
11
±
105mV
III
(Low Power)
In C-Type Mode, Please always set VAR[1:0] = 00.
In R-Type Mode, Power saving level III > II > I > Disable.
Note_1: Macro
“
RomwrtVpp
” instruction cover procedures of internal VPP generation and ROMWRT
instruction for ISP function without external 7.5V requirement.