SN8P2977
8-Bit Micro-Controller with Regulator, PGIA, 24-bit ADC
SONiX TECHNOLOGY CO., LTD
Page 108
Version 1.7
13.4.2
AMPM- Amplifier Mode Control Register
092H
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
AMPM
AMPCKS2 AMPCKS1 AMPCKS0 PCHPENB
GS2
GS1
GS0
AMPENB
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
After Reset
0
1
0
1
0
0
0
0
Bit[7:5]:
AMPCKS[2:0]:
PGIA chopper selection.
(Always set “7.8k Hz”)
Bit4:
PCHPENB:
PGIA Chopper Enable bit.
0 = Disable PGIA Chopper.
1 = Enable PGIA Chopper.
Bit[3:1]:
GS[2:0]:
PGIA Gain Selection control bit
Bit0:
AVMPENB:
PGIA function enable control bit.
0 = Disable PGIA function. (PGIA input signal by pass to ADC)
1 = Enable PGIA function.
Note_1: In Temperature detection mode or VDD detection mode, PGIA Gain always set 1x
(GS0[2:0]=000) application, the AI+/AI- signal will bypass PGIA and input ADC directly. PGIA can be
disabled (AMPENB=0) for power saving.
Note_2: When PGIA Gain set 1x (GS[2:0]=000) application, the AI+/AI- signal input buffer of PGIA must
be enabled (AMPENB=1) for input high impedance characteristic of ADC.
AMPCKS[1:0]
Chopper Freq.
ADC Clock
000
ADCKS/8
31.25kHz
250 kHz
001
ADCKS/16
15.6kHz
010
ADCKS/32
7.8kHz
011
ADCKS/64
3.9kHz
100
ADCKS/128
1.95kHz
101
ADCKS/256
0.975kHz
110
ADCKS/512
0.488kHz
-
-
-
GS[2:0]
PGIA GAIN
000
1x
PGIA Buff mode @AMPENB=1
001
4x
010
8x
011
16x
100
32x
101
64x
110
128x
111
200x