SN8P2977
8-Bit Micro-Controller with Regulator, PGIA, 24-bit ADC
SONiX TECHNOLOGY CO., LTD
Page 96
Version 1.7
11.3 LCDM1 REGISTER
089H
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
LCDM1
LCDBNK
-
LCDMOD1 LCDMOD0 LCDENB
LCDBIAS LCDRATE
LCDCLK
R/W
R/W
-
R/W
R/W
R/W
R/W
R/W
R/W
After Reset
0
-
1
1
0
0
1
1
Bit0
LCDCLK:
LCD clock source selection control bit.
0
= LCD clock = Fhosc /64, Frame rate = LCD clock / 4
1
= LCD clock = Flosc /128 or /64. Frame rate = LCD clock / 4
Bit1
LCDRATE:
LCD clock rate control when LCDCLK=1.
0
= LCD clock rate = Flosc / 128
1
= LCD clock rate = Flosc / 64
Bit2
LCDBIAS:
LCD Bias Selection Bit.
0
= LCD Bias is 1/3 Bias.
1
= LCD Bias is 1/2 Bias.
Bit3
LCDENB:
LCD driver enable control bit.
0
= Disable.
1
= Enable.
Bit[5:4]
LCDMOD[1:0]:
LCD Mode control bit.
00
= C-Type LCD Mode.
01
= R-Type LCD Mode.
10
= ISP Mode.
11
= LCD Mode All OFF
Bit7
LCDBNK:
LCD blank control bit.
0
= Normal display.
1
= All of the LCD dots off.
Note1: LCD disable in green or sleep mode, LCDENB is set
“0” for power saving.)
Note2: In C-Type LCD start-up procedure, we recommend to set LCDMOD[1:0]=00 with delay 5ms before
LCDENB set
“1”.
11.4 LCDM2 REGISTER
08AH
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
LCDM2
VAR1
VAR0
DISQ
-
VPPINTL
VCP2
VCP1
VCP0
R/W
R/W
R/W
R/W
-
R/W
R/W
R/W
R/W
After Reset
0
1
0
-
0
1
0
0
Bit[2:0]
VCP [2:0]:
LCD Charge pump output voltage
VCP[2:0]
1/3 bias Condition
1/2 bias Condition
V2
V3
VLCD
V2
V3
VLCD
000
0.86V
1.73V
2.6V
1.30V
1.30V
2.6V
001
0.9V
1.8V
2.7V
1.35V
1.35V
2.7V
010
0.93V
1.86V
2.8V
1.40V
1.40V
2.8V
011
0.96V
1.93V
2.9V
1.45V
1.45V
2.9V
100
1.00V
2.00V
3.0V
1.50V
1.50V
3.0V
101
1.03V
2.06V
3.1V
1.55V
1.55V
3.1V
110
1.06V
2.13V
3.2V
1.60V
1.60V
3.2V
111
1.10V
2.20V
3.3V
1.65V
1.65V
3.3V