Table 16.248. 0x070F-0x0715 DSPLL D Fast Lock Loop Bandwidth
Reg Address
Bit Field
Type
Setting Name
Description
0x070F
5:0
R/W
FAST-
LOCK_BW0_PLLD
Parameters that create the fast lock PLL bandwidth
0x0710
5:0
R/W
FAST-
LOCK_BW_1PLLD
0x0711
5:0
R/W
FAST-
LOCK_BW2_PLLD
0x0712
5:0
R/W
FAST-
LOCK_BW3_PLLD
0x0713
5:0
R/W
FAST-
LOCK_BW_4PLLD
0x0714
5:0
R/W
FAST-
LOCK_BW5_PLLD
0x0715
0
S
BW_UP-
DATE_PLLD
0: No effect
1: Update both the Normal and Fastlock BWs for PLL
D.
This group of registers determines the DSPLL Fastlock bandwidth. In Clock Builder Pro, it is selectable from 200 Hz to 4 kHz in factors
of roughly 2x each. Clock Builder Pro will then determine the values for each of these registers. Either a full device SOFT_RST_ALL
(0x001C[0]) or the BW_UPDATE_PLLD bit (reg 0x0715[0]) must be used to cause all of the BWx_PLLD, FAST_BWx_PLLD, and
BWx_HO_PLLD parameters to take effect. Note that individual SOFT_RST_PLLD (0x001C[4]) does not update the bandwidth parame-
ters.
Table 16.249. 0x0716-0x071C MD Divider Numerator for DSPLL D
Reg Address
Bit Field
Type
Setting Name
Description
0x0716
7:0
R/W
M_NUM_PLLD
56- bit number
0x0717
15:8
R/W
M_NUM_PLLD
0x0718
23:16
R/W
M_NUM_PLLD
0x0719
31:24
R/W
M_NUM_PLLD
0x071A
39:32
R/W
M_NUM_PLLD
0x071B
47:40
R/W
M_NUM_PLLD
0x071C
55:48
R/W
M_NUM_PLLD
The MA divider numerator values are calculated by ClockBuilder Pro for a particular frequency plan and are written into these registers.
Table 16.250. 0x071D-0x0720 MD Divider Denominator for DSPLL D
Reg Address
Bit Field
Type
Setting Name
Description
0x071D
7:0
R/W
M_DEN_PLLD
32-bit number
0x071E
15:8
R/W
M_DEN_PLLD
0x071F
23:16
R/W
M_DEN_PLLD
0x0720
31:24
R/W
M_DEN_PLLD
The loop MA divider denominator values are calculated by ClockBuilder Pro for a particular frequency plan and are written into these
registers.
Si5397/96 Reference Manual
Si5397C/D Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 245