Reg Address
Bit Field
Type
Setting Name
Description
0x049B
5
R/W
HOLD_FRZ_WITH_
INTONLY_PLLA
Set by CBPro.
0x049B
6
R/W
HOLDEX-
IT_BW_SEL0_PLLA
Set by CBPro.
0x049B
7
R/W
HOLDEX-
IT_STD_BO_PLLA
Set by CBPro.
Table 16.165. 0x049C
Reg Address
Bit Field
Type
Setting Name
Description
0x049C
6
R/W
HOLDEX-
IT_ST_BO_PLLA
Set by CBPro.
0x049C
7
R/W
HOLD_RAMPBP_N
OHIST_PLLA
Set by CBPro.
Table 16.166. 0x049D-0x04A2 DSPLL Holdover Exit Bandwidth for DSPLL A
Reg Address
Bit Field
Type
Setting Name
Description
0x049D
7:0
R/W
BW0_HO_PLLA
DSPLL A Holdover Bandwidth parameters.
0x049E
7:0
R/W
BW1_HO_PLLA
0x049F
7:0
R/W
BW2_HO_PLLA
0x04A0
7:0
R/W
BW3_HO_PLLA
0x04A1
7:0
R/W
BW4_HO_PLLA
0x04A2
7:0
R/W
BW5_HO_PLLA
This group of registers determines the DSPLL A bandwidth used when exiting Holdover Mode. Clock Builder Pro will then determine the
values for each of these registers. Either a full device SOFT_RST_ALL (0x001C[0]) or the BW_UPDATE_PLLA bit (reg 0x0414[0]) must
be used to cause all of the BWx_PLLA, FAST_BWx_PLLA, and BWx_HO_PLLA parameters to take effect. Note that the individual
SOFT_RST_PLLA (0x001C[1]) does not update these bandwidth parameters.
Table 16.167. 0x04A4-0x04A5
Reg Address
Bit Field
Type
Setting Name
Description
0x04A4
7:0
R/W
HSW_LIMIT_PLLA Set by CBPro.
0x04A5
0
R/W
HSW_LIMIT_AC-
TION_PLLA
Set by CBPro.
Table 16.168. 0x04A6
Reg Address
Bit Field
Type
Setting Name
Description
0x04A6
2:0
R/W
RAMP_STEP_SIZE
_PLLA
Set by CBPro.
0x04A6
3
R/W
RAMP_SWITCH_E
N_PLLA
Set by CBPro.
Si5397/96 Reference Manual
Si5397C/D Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 222