![Silicon Laboratories Si5396 Series Reference Manual Download Page 34](http://html1.mh-extra.com/html/silicon-laboratories/si5396-series/si5396-series_reference-manual_1271743034.webp)
Table 5.10. Loss of Lock Status Monitor and Control Registers
Setting Name
Hex Address [Bit Field]
Function
Si5397
Si5396
LOL Status Indicators
LOL_PLL(D,C,B,A)
000E[3:0]
000E[1:0]
Status bit that indicates if DSPLL A, B, C, or D is locked
to an input clock.
LOL_FLG_PLL(D,C,B,A)
0013[3:0]
0013[1:0]
Sticky bits for LOL_[D,C,B,A]_STATUS register. Writing
a zero to a sticky bit will clear it.
LOL Fault Monitor Controls and Settings
LOL_SET_THR_PLL(D,C,B,A)
009E[7:0] -
009F[7:0]
009E[7:0]
Configures the loss of lock set thresholds for DSPLL A,
B, C, D.
LOL_CLR_THR_PLL(D,C,B,A)
00A0[7:0] -
00A1[7:0]
00A0[7:0]
Configures the loss of lock clear thresholds for DSPLL
A, B, C, D.
LOL_CLR_DE-
LAY_DIV256_PLL(D,C,B,A)
00A4[7:0] -
00B6[7:0]
00A4[7:0] -
00AC[7:0]
This is a 29-bit register that configures the delay value
for the LOL Clear delay. Selectable from 4 ns to over
500 seconds. This value depends on the DSPLL fre-
quency configuration and loop bandwidth. It is calcula-
ted using the ClockBuilder Pro utility
LOL_TIMER_EN_PLL(D,C,B,A)
00A2[3:0]
00A2[1:0]
Allows bypassing the LOL Clear timer for DSPLL A, B,
C, D. 0- bypassed, 1-enabled
The settings in the table above are handled by ClockBuilder Pro. Manual settings should be avoided.
Si5397/96 Reference Manual
Clock Inputs
silabs.com
| Building a more connected world.
Rev. 0.9 | 34