Table 17.212. 0x0B46 Loss of Signal Clock Disable
Reg Address
Bit Field
Type
Name
Description
0x0B46
3:0
R/W
LOS_CLK_DIS
Controls the clock to the digital LOS circuitry. Must be
set to 0 to enable the LOS function of the respective In-
puts (IN3 IN2 IN1 IN0).
ClockBuilder Pro handles these bits when changing settings for all portions of the device. This control bit is only needed when changing
the settings for only a portion of the device while the remaining portion of the device operates undisturbed.
Table 17.213. 0x0B47
Reg Address
Bit Field
Type
Name
Description
0x0B47
4:0
R/W
OOF_CLK_DIS
Set by CBPro.
Table 17.214. 0x0B48
Reg Address
Bit Field
Type
Name
Description
0x0B48
4:0
R/W
OOF_DIV_CLK_DI
S
Set by CBPro.
Table 17.215. 0x0B4A Divider Clock Disables
Reg Address
Bit Field
Type
Name
Description
0x0B4A
4:0
R/W
N_CLK_DIS
Disable internal dividers for PLLs (B A). Must be set to
0 to use the DSPLL. See related registers 0x0A03 and
0x0A05.
ClockBuilder Pro handles these bits when changing settings for all portions of the device. This control bit is only needed when changing
the settings for only a portion of the device while the remaining portion of the device operates undisturbed.
Table 17.216. 0x0B4E Reserved Control
Reg Address
Bit Field
Type
Name
Description
0x0B4E
7:0
R/W
RESERVED
Internal use for initilization. See CBPro.
Table 17.217. 0x0B57 VCO_RESET_CALCODE
Reg Address
Bit Field
Type
Name
Description
0x0B57
7:0
R/W
VCO_RESET_CAL-
CODE
0x0B58
11:8
R/W
VCO_RESET_CAL-
CODE
Si5397/96 Reference Manual
Si5396 Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 314