Table 16.63. 0x00A1 LOL Clear Thresholds
Reg Address
Bit Field
Type
Setting Name
Description
0x00A1
3:0
R/W
LOL_SLW_CLR_TH
R_PLLC
Configures the loss of lock clear thresholds. See list be-
low for selectable values.
0x00A1
7:4
R/W
LOL_SLW_CLR_TH
R_PLLD
Configures the loss of lock clear thresholds. See list be-
low for selectable values.
The following are the LOL_SLW_CLR_THR_PLLx thresholds for the value that is placed in the four bits of the DSPLLs. ClockBuilder
Pro sets these values.
• 0 = ±0.1 ppm
• 1 = ±0.3 ppm
• 2 = ±1 ppm
• 3 = ±3 ppm
• 4 = ±10 ppm
• 5 = ±30 ppm
• 6 = ±100 ppm
• 7 = ±300 ppm
• 8 = ±1000 ppm
• 9 = ±3000 ppm
• 10 = ±10000 ppm
• 11 - 15 Reserved
Table 16.64. 0x00A2 LOL Timer Enable
Reg Address
Bit Field
Type
Setting Name
Description
0x00A2
0
1
2
3
R/W
LOL_TIM-
ER_EN_PLLA
LOL_TIM-
ER_EN_PLLB
LOL_TIM-
ER_EN_PLLC
LOL_TIM-
ER_EN_PLLD
Enable Delay for LOL Clear.
0: Disable Delay for LOL Clear
1: Enable Delay for LOL Clear
Table 16.65. 0x00A4-0x00A7 LOL Clear Delay DSPLL A
Reg Address
Bit Field
Type
Setting Name
Description
0x00A4
7:0
R/W
LOL_CLR_DE-
LAY_DIV256_PLLA
29-bit value. Sets the clear timer 0x00AA 15:8 R/W
LOL_CLR_DLY for LOL. CBPro sets this value.
0x00A5
15:8
R/W
LOL_CLR_DE-
LAY_DIV256_PLLA
0x00A6
23:16
R/W
LOL_CLR_DE-
LAY_DIV256_PLLA
0x00A7
28:24
R/W
LOL_CLR_DE-
LAY_DIV256_PLLA
Si5397/96 Reference Manual
Si5397C/D Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 192