the BWx_PLLC, FAST_BWx_PLLC, and BWx_HO_PLLC parameters to take effect. Note that individual SOFT_RST_PLLC (0x001C[3])
does not update the bandwidth parameters.
Table 15.212. 0x0615-0x061B MC Divider Numerator for DSPLL C
Reg Address
Bit Field
Type
Setting Name
Description
0x0615
7:0
R/W
M_NUM_PLLC
56-bit number
0x0616
15:8
R/W
M_NUM_PLLC
0x0617
23:16
R/W
M_NUM_PLLC
0x0618
31:24
R/W
M_NUM_PLLC
0x0619
39:32
R/W
M_NUM_PLLC
0x061A
47:40
R/W
M_NUM_PLLC
0x061B
55:48
R/W
M_NUM_PLLC
The MC divider numerator values are calculated by ClockBuilder Pro for a particular frequency plan and are written into these registers.
Table 15.213. 0x061C-0x061F MC Divider Denominator for DSPLL C
Reg Address
Bit Field
Type
Setting Name
Description
0x061C
7:0
R/W
M_DEN_PLLC
32-bit number
0x061D
15:8
R/W
M_DEN_PLLC
0x061E
23:16
R/W
M_DEN_PLLC
0x061F
31:24
R/W
M_DEN_PLLC
The loop MC divider denominator values are calculated by ClockBuilder Pro for a particular frequency plan and are written into these
registers.
Table 15.214. 0x0620 M Divider Update Bit for PLL C
Reg Address
Bit Field
Type
Setting Name
Description
0x0620
0
S
M_UPDATE_PLLC Must write a 1 to this bit to cause PLL C M divider
changes to take effect.
Bits 7:1 of this register have no function and can be written to any value.
Table 15.215. 0x0621 DSPLL C M Divider Fractional Enable
Reg Address
Bit Field
Type
Setting Name
Description
0x0621
3:0
R/W
M_FRAC_MODE_P
LLC
M feedback divider fractional mode.
Must be set to 0xB for proper operation.
0x0621
4
R/W
M_FRAC_EN_PLL
C
M feedback divider fractional enable.
0: Integer-only division
1: Fractional (or integer) division - Required for DCO
operation.
0x0621
5
R/W
Reserved
Must be set to 1 for DSPLL C
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 151