Reg Address
Bit Field
Type
Setting Name
Description
0x0740
2
R
FASTLOCK_STA-
TUS_PLLD
Fastlock engaged indicator.
0: DSPLL Loop BW is active
1: Fastlock DSPLL BW currently being used
When the input fails or is switched and the DSPLL switches to Holdover or Freerun mode, HOLD_HIST_VALID_PLLD accumulation will
stop.
When a valid input clock is presented to the DSPLL, the holdover frequency history measurements will be cleared and will begin to
accumulate once again.
Table 15.274. 0x0743-0x0745
Reg Address
Bit Field
Type
Setting Name
Description
0x0743
7:0
R/W
FINE_ADJ_OVR_P
LLD
Set by CBPro.
0x0744
15:8
R/W
FINE_ADJ_OVR_P
LLD
Set by CBPro.
0x0745
17:16
R/W
FINE_ADJ_OVR_P
LLD
Set by CBPro.
Table 15.275. 0x0746
Reg Address
Bit Field
Type
Setting Name
Description
0x0746
1
R/W
FORCE_FINE_ADJ
_PLLD
Set by CBPro.
Table 15.276. 0x0789-0x078A
Reg Address
Bit Field
Type
Setting Name
Description
0x0789
7:0
R/W
PFD_EN_DE-
LAY_PLLD
Set by CBPro.
0x078A
12:8
R/W
PFD_EN_DE-
LAY_PLLD
Set by CBPro.
Table 15.277. 0x078B
Reg Address
Bit Field
Type
Setting Name
Description
0x078B
19:0
R/W
HSW_MEAS_SET-
TLE_PLLD
Set by CBPro.
Table 15.278. 0x079B
Reg Address
Bit Field
Type
Setting Name
Description
0x079B
1
R/W
IN-
IT_LP_CLOSE_HO
_PLLD
0x079B
2
R/W
HO_SKIP_PHASE_
PLLD
Set by CBPro.
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 167