17.2 Page 1 Registers Si5396
Table 17.74. 0x0102 Global OE Gating for all Clock Output Drivers
Reg Address
Bit Field
Type
Setting Name
Description
0x0102
0
R/W
OUTALL_DISA-
BLE_LOW
0: Disables all output drivers
1: Pass through the output enables
Table 17.75. 0x0112, 0x0117, 0x0126, 0x012B Clock Output Driver and R-Divider Configuration
Reg Address
Bit Field
Type
Setting Name
Description
0x0112
0x0117
0x0126
0x012B
0
R/W
OUT0_PDN
OUT1_PDN
OUT2_PDN
OUT3_PDN
0: To power up the regulator,
1: To power down the regulator.
When powered down, output pins will be high-impe-
dance with a light pulldown effect.
0x0112
0x0117
0x0126
0x012B
1
R/W
OUT0_OE
OUT1_OE
OUT2_OE
OUT3_OE
0: To disable the output
1: To enable the output
0x0112
0x0117
0x0126
0x012B
2
R/W
OUT0_RDIV_-
FORCE
OUT1_RDIV_-
FORCE
OUT2_RDIV_-
FORCE
OUT3_RDIV_-
FORCE
Force Rx output divider divide-by-2.
0: Rx_REG sets divide value (default)
1: Divide value forced to divide-by-2.
The output drivers are all identical.
Table 17.76. 0x0113, 0x0118, 0x0127, 0x012C Output Format
Reg Address
Bit Field
Type
Setting Name
Description
0x0113
0x0118
0x0127
0x012C
2:0
R/W
OUT0_FORMAT
OUT1_FORMAT
OUT2_FORMAT
OUT3_FORMAT
0: Reserved
1: Differential Normal mode
2: Differential Low-Power mode
3: Reserved
4: LVCMOS single ended
5: LVCMOS (+pin only)
6: LVCMOS (-pin only)
7: Reserved
Si5397/96 Reference Manual
Si5396 Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 278