Reg Address
Bit Field
Type
Setting Name
Description
0x069B
5
R/W
HOLD_FRZ_WITH_
INTONLY_PLLC
Set by CBPro.
0x069B
6
R/W
HOLDEX-
IT_BW_SEL0_PLL
Set by CBPro.
0x069B
7
R/W
HOLDEX-
IT_STD_BO_PLLC
Set by CBPro.
Table 16.241. 0x069C
Reg Address
Bit Field
Type
Setting Name
Description
0x069C
6
R/W
HOLDEX-
IT_ST_BO_PLLC
Set by CBPro.
0x069C
7
R/W
HOLD_RAMPBP_N
OHIST_PLLC
Set by CBPro.
Table 16.242. 0x069D-0x06A2 DSPLL Holdover Exit Bandwidth for DSPLL C
Reg Address
Bit Field
Type
Setting Name
Description
0x069D
5:0
R/W
HOLDEX-
IT_BW0_PLLC
DSPLL C Fastlock Bandwidth parameters.
0x069E
5:0
R/W
HOLDEX-
IT_BW1_PLLC
0x069F
5:0
R/W
HOLDEX-
IT_BW2_PLLC
0x06A0
5:0
R/W
HOLDEX-
IT_BW3_PLLC
0x06A1
5:0
R/W
HOLDEX-
IT_BW4_PLLC
0x06A2
5:0
R/W
HOLDEX-
IT_BW5_PLLC
This group of registers determines the DSPLL C bandwidth used when exiting Holdover Mode. Clock Builder Pro will then determine
the values for each of these registers. Either a full device SOFT_RST_ALL (0x001C[0]) or the BW_UPDATE_PLLC bit (reg 0x0614[0])
must be used to cause all of the BWx_PLLC, FAST_BWx_PLLC, and BWx_HO_PLLC parameters to take effect. Note that the individu-
al SOFT_RST_PLLC (0x001C[3]) does not update these bandwidth parameters.
Table 16.243. 0x06A4-0x06A5
Reg Address
Bit Field
Type
Setting Name
Description
0x06A4
7:0
R/W
HSW_LIMIT_PLLC Set by CBPro.
0x06A5
0
R/W
HSW_LIMIT_AC-
TION_PLLC
Set by CBPro.
Si5397/96 Reference Manual
Si5397C/D Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 242