Reg Address
Bit Field
Type
Setting Name
Description
0x0113
0x0118
0x0127
0x012C
3
R/W
OUT0_SYNC_EN
OUT1_SYNC_EN
OUT2_SYNC_EN
OUT3_SYNC_EN
0: Disable
1: Enable
0x0113
0x0118
0x0127
0x012C
5:4
R/W
OUT0_DIS_STATE
OUT1_DIS_STATE
OUT2_DIS_STATE
OUT3_DIS_STATE
Determines the state of an output driver when disabled,
selectable as
0: Disable low
1: Disable high
2-3: Reserved
0x0113
0x0118
0x0127
0x012C
7:6
R/W
OUT0_CMOS_DRV
OUT1_CMOS_DRV
OUT2_CMOS_DRV
OUT3_CMOS_DRV
LVCMOS output impedance drive strength see .
The output drivers are all identical.
Table 17.77. 0x0114, 0x0119, 0x0128, 0x012D Output Amplitude
Reg Address
Bit Field
Type
Setting Name
Description
0x0114
0x0119
0x0128
0x012D
3:0
R/W
OUT0_CM
OUT1_CM
OUT2_CM
OUT3_CM
OUTx common-mode voltage selection.
This field only applies when OUTx_FORMAT = 1 or 2.
See .
0x0114
0x0119
0x0128
0x012D
6:4
R/W
OUT0_AMPL
OUT1_AMPL
OUT2_AMPL
OUT3_AMPL
OUTx common-mode voltage selection.
This field only applies when OUTx_FORMAT = 1 or 2.
See .
ClockBuilder Pro is used to select the correct settings for this register. The output drivers are all identical.
Table 17.78. 0x0115, 0x011A, 0x00129, 0x012E R-Divider Mux Selection
Reg Address
Bit Field
Type
Setting Name
Description
0x0115
0x011A
0x0129
0x012E
2:0
R/W
OUT0_MUX_SEL
OUT1_MUX_SEL
OUT2_MUX_SEL
OUT3_MUX_SEL
Output driver 0 input mux select.This selects the source
of the multisynth.
0: DSPLL A
1: DSPLL B
2-7: Reserved
Si5397/96 Reference Manual
Si5396 Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 279