
EM358x
94
Rev. 0.4
8.5.5
Registers
Refer to Registers (in the SPI Master Mode section) for a description of the SCx_DATA, SCx_RATELIN, and
SCx_RATEEXP registers.
SCx_TWISTAT
SC1_TWISTAT
TWI Status Register
Address: 0x4000C844 Reset: 0x0
SC2_TWISTAT
TWI Status Register
Address: 0x4000C044 Reset: 0x0
31
30
29
28
27
26
25
24
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
0
0
0
0
SC_TWICMDFIN SC_TWIRXFIN SC_TWITXFIN SC_TWIRXNAK
Bitname
Bitfield
Access Description
SC_TWICMDFIN
[3]
R
This bit is set when a START or STOP command completes. It clears on
the next TWI bus activity.
SC_TWIRXFIN
[2]
R
This bit is set when a byte is received. It clears on the next TWI bus
activity.
SC_TWITXFIN
[1]
R
This bit is set when a byte is transmitted. It clears on the next TWI bus
activity.
SC_TWIRXNAK
[0]
R
This bit is set when a NACK is received from the slave. It clears on the
next TWI bus activity.
Summary of Contents for EMBER EM358 series
Page 2: ...EM358x 2 Rev 0 4 ...
Page 7: ...EM358x Rev 0 4 7 ...