
EM358x
Rev. 0.4
207
Bitname
Bitfield
Access Description
TIM_CC4S
[9:8]
RW
Capture / Compare 4 Selection.
This configures the channel as an output or an input. If an input, it selects the
input source.
00: Channel is an output.
01: Channel is an input and is mapped to TI4.
10: Channel is an input and is mapped to TI3.
11: Channel is an input and is mapped to TRGI. This mode requires an
internal trigger input selected by the TIM_TS bit in the TIMx_SMCR register.
Note: TIM_CC4S may be written only when the channel is off
(TIM_CC4E = 0 in the TIMx_CCER register).
TIM_OC3M
[6:4]
RW
Output Compare 3 Mode. (Applies only if TIM_CC3S = 0.)
See TIM_OC4M description above.
TIM_OC3BE
[3
RW
Output Compare 3 Buffer Enable. (Applies only if TIM_CC3S = 0.)
See TIM_OC4BE description above.
TIM_OC3FE
[2]
RW
Output Compare 3 Fast Enable. (Applies only if TIM_CC3S = 0.)
See TIM_OC4FE description above.
TIM_IC3F
[7:4]
RW
Input Capture 3 Filter. (Applies only if TIM_CC3S > 0.)
See TIM_IC4F description above.
TIM_IC3PSC
[3:2]
RW
Input Capture 3 Prescaler. (Applies only if TIM_CC3S > 0.)
See TIM_IC4PSC description above.
TIM_CC3S
[1:0]
RW
Capture / Compare 3 Selection.
This configures the channel as an output or an input. If an input, it selects the
input source.
00: Channel is an output.
01: Channel is an input and is mapped to TI3.
10: Channel is an input and is mapped to TI4.
11: Channel is an input and is mapped to TRGI. This requires an internal
trigger input selected by the TIM_TS bit in the TIM_SMCR register.
Note: TIM_CC3S may be written only when the channel is off
(TIM_CC3E = 0 in the TIMx_CCER register).
Summary of Contents for EMBER EM358 series
Page 2: ...EM358x 2 Rev 0 4 ...
Page 7: ...EM358x Rev 0 4 7 ...