Chapter 6 Parallel Input/Output Control
MC9S08QE128 MCU Series Reference Manual, Rev. 2
128
Freescale Semiconductor
6.5.5.7
Port E Slew Rate Enable Register (PTESE)
7
6
5
4
3
2
1
0
R
PTEPE7
PTEPE6
PTEPE5
PTEPE4
PTEPE3
PTEPE2
PTEPE1
PTEPE0
W
Reset:
0
0
0
0
0
0
0
0
Figure 6-31. Internal Pull Enable for Port E Register (PTEPE)
Table 6-29. PTEPE Register Field Descriptions
Field
Description
7:0
PTEPE[7:0]
Internal Pull Enable for Port E Bits — Each of these control bits determines if the internal pull-up device is
enabled for the associated PTE pin. For port E pins that are configured as outputs, these bits have no effect and
the internal pull devices are disabled.
0 Internal pull-up device disabled for port E bit n.
1 Internal pull-up device enabled for port E bit n.
7
6
5
4
3
2
1
0
R
PTESE7
PTESE6
PTESE5
PTESE4
PTESE3
PTESE2
PTESE1
PTESE0
W
Reset:
0
0
0
0
0
0
0
0
Figure 6-32. Slew Rate Enable for Port E Register (PTESE)
Table 6-30. PTESE Register Field Descriptions
Field
Description
7:0
PTESE[7:0]
Output Slew Rate Enable for Port E Bits — Each of these control bits determines if the output slew rate control
is enabled for the associated PTE pin. For port E pins that are configured as inputs, these bits have no effect.
0 Output slew rate control disabled for port E bit n.
1 Output slew rate control enabled for port E bit n.
Summary of Contents for MC9S08QE128
Page 2: ......
Page 4: ......
Page 320: ...Development Support MC9S08QE128 MCU Series Reference Manual Rev 2 320 Freescale Semiconductor ...