Inter-Integrated Circuit (S08IICV2)
MC9S08QE128 MCU Series Reference Manual, Rev. 2
234
Freescale Semiconductor
•
SDA sampled as a low when the master drives a high during an address or data transmit cycle.
•
SDA sampled as a low when the master drives a high during the acknowledge bit of a data receive
cycle.
•
A START cycle is attempted when the bus is busy.
•
A repeated START cycle is requested in slave mode.
•
A STOP condition is detected when the master did not request it.
This bit must be cleared by software by writing a 1 to it.
Summary of Contents for MC9S08QE128
Page 2: ......
Page 4: ......
Page 320: ...Development Support MC9S08QE128 MCU Series Reference Manual Rev 2 320 Freescale Semiconductor ...