MC9S08QE128 MCU Series Reference Manual, Rev. 2
Freescale Semiconductor
247
Chapter 14
Serial Communications Interface (S08SCIV4)
14.1
Introduction
shows the MC9S08QE128 Series block diagram with the SCI highlighted.
NOTE
Ignore any references to stop1 low-power mode in this chapter, because the
MC9S08QE128 device does not support it.
14.1.1
SCI Clock Gating
The bus clock to SCI1 and SCI2 can be gated on and off using the SCGC1[SCI1,SCI2] bits, respectively.
These bits are set after any reset, which enables the bus clock to these modules. To conserve power, these
bits can be cleared to disable the clock to either of these modules when not in use. See
,” for details.
14.1.2
Interrupt Vectors
Each SCI module contains three interrupt sources: transmit, receive, and error. See
Section 4.2, “Reset and
Interrupt Vector Assignments
,” for a list of the SCI interrupt vector assignments.
Summary of Contents for MC9S08QE128
Page 2: ......
Page 4: ......
Page 320: ...Development Support MC9S08QE128 MCU Series Reference Manual Rev 2 320 Freescale Semiconductor ...